Integrated isolator circuit in a time division duplex transceiver
11063570 ยท 2021-07-13
Assignee
Inventors
Cpc classification
H03H7/465
ELECTRICITY
H03H7/461
ELECTRICITY
H03H7/17
ELECTRICITY
H03H7/004
ELECTRICITY
H04B1/54
ELECTRICITY
International classification
H03H7/00
ELECTRICITY
Abstract
An integrated isolator circuit for isolating receiver and transmitter in a Time-Division Duplex transceiver is disclosed. The integrated isolator circuit comprises a first node, a second node and a third node. The integrated isolator circuit further comprises a first capacitor connected in series with a first switch and connected between the first and second nodes. The integrated isolator circuit further comprises a first inductor connected between the first and second nodes and a second capacitor connected between the second node and the third node. The first switch has an on state and an off state, and the integrated isolator circuit is configured to have a different impedance at a certain operating frequency by controlling the state of the first switch.
Claims
1. An integrated isolator circuit configured for isolating a receiver and a transmitter in a Time-Division Duplex transceiver, comprising: a first node, a second node and a third node; a first capacitor connected in series with a first switch and connected between the first and second nodes; a first inductor connected between the first and second nodes; a second capacitor connected between the second node and the third node; and one or more switched capacitor branches connected between the first and second nodes; wherein the first switch has an on state and an off state, and the integrated isolator circuit is configured to have a different impedance at a certain operating frequency by controlling the state of the first switch.
2. The integrated isolator circuit according to claim 1, wherein when the state of the first switch is on during transmitting mode, the integrated isolator circuit is configured to have high impedance at the operating frequency, and when the state of the first switch is off during receiving mode, the integrated isolator circuit is configured to have low impedance at the operating frequency.
3. The integrated isolator circuit according to claim 1, further comprising a second switch connected in series with the second capacitor.
4. The integrated isolator circuit according to claim 1, wherein each switched capacitor branch comprises a capacitor connected in series with a switch.
5. The integrated isolator circuit according to claim 4, wherein the switch in at least one of the one or more switched capacitor branches is implemented by multiple stacked switches.
6. A transceiver comprising the integrated isolator circuit according to claim 1.
7. A wireless communication device comprising the transceiver according to claim 6.
8. An integrated isolator circuit configured for isolating a receiver and a transmitter in a Time-Division Duplex transceiver, comprising: a first node, a second node and a third node; a first capacitor connected in series with a first switch and connected between the first and second nodes; a first inductor connected between the first and second nodes; a second capacitor connected between the second node and the third node; and one or more switched capacitor branches connected between the first and the third nodes; wherein the first switch has an on state and an off state, and the integrated isolator circuit is configured to have a different impedance at a certain operating frequency by controlling the state of the first switch.
9. The integrated isolator circuit according to claim 8, wherein when the state of the first switch is on during transmitting mode, the integrated isolator circuit is configured to have high impedance at the operating frequency, and when the state of the first switch is off during receiving mode, the integrated isolator circuit is configured to have low impedance at the operating frequency.
10. The integrated isolator circuit according to claim 8, further comprising a second switch connected in series with the second capacitor.
11. The integrated isolator circuit according to claim 8, wherein each of the one or more switched capacitor branches comprises a capacitor connected in series with a switch.
12. The integrated isolator circuit according to claim 11, wherein the switch in at least one of the one or more switched capacitor branches is implemented by multiple stacked switches.
13. A transceiver comprising the integrated isolator circuit according to claim 8.
14. A wireless communication device comprising the transceiver according to claim 13.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
(1) Examples of embodiments herein are described in more detail with reference to attached drawings in which:
(2)
(3)
(4)
(5)
(6)
(7)
(8)
(9)
(10)
(11)
(12)
(13)
DETAILED DESCRIPTION
(14) As part of developing embodiments herein, a third order filter will first be discussed.
(15) The peak resonance frequency .sub.p corresponding to a peak in impedance, is determined primarily by values of the components C.sub.1 and L.sub.1 in the LC parallel tank and the series capacitor C.sub.2 may be ignored:
(16)
(17) The notch resonance frequency .sub.n corresponding to a notch in impedance, is determined by all three components of the filter 300. It is the frequency at which the reactive part of the parallel tank impedance is equal in magnitude and opposite in sign to the reactance of the series capacitor C.sub.2.
(18)
(19) With these discussions in mind, an integrated isolator circuit 400 according to embodiments herein is shown in
(20) As shown in
(21) The integrated isolator circuit 400 comprises a first capacitor C1 connected in series with a first switch T1 and connected between the first and second nodes 401, 402.
(22) The integrated isolator circuit 400 further comprises a first inductor L1 connected between the first and second nodes 401, 402 and a second capacitor C2 connected between the second node 402 and the third node 403.
(23) The first switch T1 has an on state and an off state, and the integrated isolator circuit 400 is configured to have a different impedance at a certain operating frequency by controlling the state of the first switch T1.
(24) The integrated isolator circuit 400 works as a third order filter and operates in two modes, an Rx mode, where T1 is off as shown in
(25) The equivalent tank capacitance is:
(26)
(27) The different operations or modes will be discussed in the following.
(28) Transmit Operation (Tx Mode):
(29) Assuming .sub.p is the operating frequency, during the Tx operation the integrated isolator circuit 400 should present a large impedance at this frequency. Therefore, the tank is tuned such that:
(30)
(31) The first switch T1 in series with C.sub.1 is ON during Tx mode and it is designed such that, in Tx mode, C.sub.on>>C.sub.1, and C.sub.eqC.sub.1. Therefore, the effect of C.sub.on is negligible and C.sub.1 determines the peak resonance frequency in the Tx mode. The capacitance value of the first capacitor C.sub.1 is thus:
(32)
(33) The integrated isolator circuit 400 presents a large impedance at the operating frequency as shown in
(34) Due to this large impedance, a small current will flow through the transformer primary part 430 due to Tx signal and thus a small amount of Tx signal will reach the Rx 410 port. This is shown in
(35) Since the first switch T1 in the tank is ON in the Tx mode, it presents a small impedance and almost all the voltage Vx drops across C.sub.1. Thus a very small voltage drops across the first switch T1 which ensures good linearity as well as protection against damage to the first switch T1 from the large Tx voltage swing.
(36) Receive Operation (Rx Mode):
(37) In the Rx mode, the integrated isolator circuit 400 shows minimum impedance at the operating frequency. In this mode, the first switch T1 in series with C.sub.1 is OFF as shown in
(38)
The capacitance value of C.sub.2 may then be calculated as:
(39)
(40) As shown in
(41) Therefore, according to embodiments herein, when the state of the first switch T1 is on during transmitting mode, the integrated isolator circuit 400 is configured to have high impedance at the operating frequency, and when the state of the first switch T2 is off during receiving mode, the integrated isolator circuit 400 is configured to have low impedance at the operating frequency.
(42) At high frequencies, the calculated size of the second capacitor C.sub.2 may become too small for easy implementation. A switch connected in series with C.sub.2 may be used to relax this size requirement.
(43) During the Tx operation C.sub.2 does not contribute significantly to the peak impedance of the integrated isolator circuit 800 and therefore the second switch T2 may be kept ON. In Rx mode, the second switch T2 is turned OFF and both C.sub.2 and the small off capacitance of the second switch C.sub.off_2 are combined to provide the required capacitance value.
(44) In order to further reduce voltage swing across the active devices, i.e. the first switch T1, it is feasible to stack multiple switches. As long as the C.sub.off for the stacked switches is significantly larger than C.sub.1, the switches will not experience excessive voltage swing. Stacking multiple switches may be necessary, for example, if frequency tuning is required by using one or more parallel switched capacitor branches, where some of the switched capacitor branches may need to be turned off.
(45)
(46) Following the design consideration described above, i.e. the C.sub.off for the stacked switches is significantly larger than C, so the additional capacitors C will be small and will retain a large part of the voltage swing thus reducing the impact on switch linearity.
(47)
(48)
(49) In order to show the performance of the integrated isolator circuit according to embodiments herein, some simulations on the integrated isolator circuit 900 have been done. In these simulations, inductor L1 has a Q value of 20, the operating frequency is set to 27 GHz.
(50) The following performance has been observed:
(51) Total Tx Power: 23 dBm
(52) Tx-Rx isolation: >26 dB
(53) Tx insertion loss: 0.89 dB
(54) Rx insertion loss: 0.5 dB, excluding the transformer loss i.e. with an ideal transformer
(55) The 3.sup.rd order intermodulation: IM3<58 dBc, at +23 dBm Tx power level, IM3 will further decrease when turning on more switched capacitor branches.
(56) As can be seen from the above performance, embodiments herein provide an integrated isolator circuit with improved linearity and insertion loss.
(57) The integrated isolator circuit 400, 800, 900 according to the embodiments herein may be employed in various wireless communication devices.
(58) Those skilled in the art will understand that the switches in the integrated isolator circuit 400, 800, 900 may be implemented by e.g. Field-Effect Transistors (FET), Metal-Oxide-Semiconductor FET (MOSFET), Junction FET (JFET), Bipolar Junction Transistors (BJT), CMOS or Micro-Electro-Mechanical Systems (MEMS) technology etc.
(59) When using the word comprise or comprising it shall be interpreted as non-limiting, i.e. meaning consist at least of.
(60) The embodiments herein are not limited to the above described preferred embodiments. Various alternatives, modifications and equivalents may be used. Therefore, the above embodiments should not be taken as limiting the scope of the invention, which is defined by the appended claims.