Semiconductor device with bond wire reinforcement structure
11056457 ยท 2021-07-06
Assignee
Inventors
- Boon Yew Low (Subang Jaya, MY)
- Lan Chu Tan (Singapore, SG)
- Wai Yew Lo (Petaling Jaya, MY)
- Poh Leng Eu (Petaling Jaya, MY)
- Chin Teck Siong (Sungai Buloh, MY)
Cpc classification
H01L2924/00012
ELECTRICITY
H01L2224/32225
ELECTRICITY
H01L2224/2919
ELECTRICITY
H01L2224/32225
ELECTRICITY
H01L2225/0651
ELECTRICITY
H01L2224/2919
ELECTRICITY
H01L2924/00
ELECTRICITY
H01L23/16
ELECTRICITY
H01L2224/16227
ELECTRICITY
H01L2224/83101
ELECTRICITY
H01L2924/00
ELECTRICITY
H01L2224/83101
ELECTRICITY
H01L2924/00014
ELECTRICITY
H01L2225/06568
ELECTRICITY
H01L2924/00014
ELECTRICITY
H01L2924/00012
ELECTRICITY
H01L2224/8592
ELECTRICITY
H01L2224/8592
ELECTRICITY
H01L24/73
ELECTRICITY
International classification
H01L25/065
ELECTRICITY
Abstract
A packaged semiconductor device includes a substrate having input/output (I/O) pads, a semiconductor die attached to the substrate and electrically connected to the substrate with bond wires. A bond-wire reinforcement structure is formed over the bond wires before the assembly is covered with a molding compound. The bond-wire reinforcement structure prevents wire sweep during molding and protects the wires from shorting with other wires. In one embodiment, the bond-wire reinforcement structure is formed with a fiberglass and liquid epoxy mixture.
Claims
1. A packaged semiconductor device, comprising: a substrate having a plurality of input/output (I/O) pads; a semiconductor die having a top, active surface, and a bottom, passive surface, wherein the bottom surface of the die is attached to a top surface of the substrate; a plurality of bond wires electrically connecting die bonding pads on the die active surface to respective ones of the substrate I/O pads; a fibrous bond-wire reinforcement structure formed over the bond wires and in contact with the bond wires; and a molding compound formed over the bond wires, the fibrous bond-wire reinforcement structure, the top surface of the die, and the top surface of the substrate; wherein the fibrous bond-wire reinforcement structure comprises a woven mat formed with a non-electrically conductive material.
2. The packaged semiconductor device of claim 1, wherein the fibrous bond-wire reinforcement structure comprises a woven fiberglass mat.
3. The packaged semiconductor device of claim 1, wherein the fibrous bond-wire reinforcement structure comprises a cellulose nanofiber mat.
4. The packaged semiconductor device of claim 1, wherein the fibrous bond-wire reinforcement structure further comprises an epoxy resin formed over the bond wires.
5. The packaged semiconductor device of claim 1, wherein the fibrous bond-wire reinforcement structure is sized and shaped to fit over the bond wires.
6. The packaged semiconductor device of claim 1, wherein at least a portion of each of the substrate I/O pads is exposed from the molding compound to allow for external electrical connection to the semiconductor die.
7. The packaged semiconductor device of claim 1, wherein the substrate comprises a metal lead frame.
8. The packaged semiconductor device of claim 1, wherein the semiconductor die comprises at least two semiconductor dies electrically connected to the substrate with bond wires.
9. The packaged semiconductor device of claim 8, wherein one of the at least two dies is stacked on top of another of the at least two dies.
10. A packaged semiconductor device, comprising: a substrate having a plurality of input/output (I/O) pads; a semiconductor die having a top, active surface, and a bottom, passive surface, wherein the bottom surface of the die is attached to a top surface of the substrate; a plurality of bond wires electrically connecting die bonding pads on the die active surface to respective ones of the substrate I/O pads; a fibrous bond-wire reinforcement structure formed over the bond wires and in contact with the bond wires; and a molding compound formed over the bond wires, the fibrous bond-wire reinforcement structure, the top surface of the die, and the top surface of the substrate; wherein the wherein the fibrous bond-wire reinforcement structure comprises cellulose nanofibers.
11. The packaged semiconductor device of claim 10, wherein at least a portion of each of the substrate I/O pads is exposed from the molding compound to allow for external electrical connection to the semiconductor die.
12. The packaged semiconductor device of claim 10, wherein the substrate comprises a metal lead frame.
13. The packaged semiconductor device of claim 10, wherein the semiconductor die comprises at least two semiconductor dies electrically connected to the substrate with bond wires.
14. The packaged semiconductor device of claim 13, wherein one of the at least two dies is stacked on top of another of the at least two dies.
15. The packaged semiconductor device of claim 10, wherein the fibrous bond-wire reinforcement structure is sized and shaped to fit over the bond wires.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
(1) The following detailed description of preferred embodiments of the invention will be better understood when read in conjunction with the appended drawings. The present invention is illustrated by way of example and is not limited by the accompanying figures, in which like references indicate similar elements. It is to be understood that the drawings are not to scale and have been simplified for ease of understanding the invention. For example, the size and dimensions of some elements have been exaggerated for ease of understanding and explanation.
(2)
(3)
(4)
(5)
DETAILED DESCRIPTION OF THE INVENTION
(6) The detailed description set forth below in connection with the appended drawings is intended as a description of a presently preferred embodiment of the invention and is not intended to represent the only form in which the present invention may be practiced. It is to be understood that the same or equivalent functions may be accomplished by different embodiments that are intended to be encompassed within the spirit and scope of the invention. In the drawings, like numerals are used to indicate like elements throughout.
(7) In one embodiment, the present invention provides a packaged semiconductor device, including a substrate, at least one semiconductor die, a plurality of bond wires and a bond-wire reinforcement structure. The die is mounted on a top surface of the substrate and the bond wires electrically connect die bonding pads on an active surface of the die to respective I/O pads of the substrate. The bond-wire reinforcement structure is formed over the bond wires and prevents the bond wires from moving or shorting with other bond wires. In one embodiment, a molding compound is formed over the bond wires, the bond-wire reinforcement structure, the active surface of the die, and the top surface of the substrate.
(8) In another embodiment, the present invention provides a method of assembling a semiconductor device that includes a bond-wire reinforcement structure. The method includes the steps of attaching a passive side of a semiconductor die to a substrate and electrically connecting die bonding pads on an active side of the semiconductor die to I/O pads of the substrate with bond wires. Next, a fibrous reinforcement structure is formed over the bond wires. The reinforcement structure prevents the wires from excessive movement, which could cause shorting. In one embodiment, the die, the reinforcement structure and the bond wires are covered with a molding compound.
(9) Referring now to
(10) The die 14 may be attached to the top surface 16 of the substrate 12 (or to a flag of a lead frame) with a die attach epoxy or a tape, as is known in the art. The second die 18, if included, may be similarly attached to the top surface of the first die 14.
(11) The die 14 is electrically connected to the substrate 12 with bond wires 20. More particularly, bonding pads on the active surface of the die 14 are electrically connected with corresponding substrate bonding pads with the bond wires 20. In one embodiment, the bond wires comprise bare copper wires. However, other electrically conductive wires may be used instead, such as gold or silver wires, and the wires may be plated or unplated. It should be understood by those of skill in the art that the invention is not limited by the composition of the wires used, nor the particular size of the wires, e.g., wire diameter. If there is a second die, like the die 18, then the second die 18 also is electrically connected to the substrate 12 with bond wires. If the substrate 12 comprises a lead frame, then the bond wires 20 extend from the die bonding pads to bonding sites on leads of the lead frame (typically inner lead tips). In some multi-die packages, the bottom die may be a flip-chip die that is electrically connected to the substrate with bumps instead of bond wires, while the top die is electrically connected to the substrate with bond wires.
(12) A bond-wire reinforcement structure 22 is formed over the bond wires 20. The bond-wire reinforcement structure 22 comprises a woven mat formed with a non-electrically conductive material. In one embodiment, the bond-wire reinforcement structure 22 comprises a woven fiberglass mat or a cellulose nanofiber mat. The bond-wire reinforcement structure 22 also comprises an epoxy resin formed over the bond wires 20. The bond-wire reinforcement structure 22 is sized and shaped to fit over the bond wires 20.
(13)
(14) In another embodiment, as shown in
(15) After applying the premixture 32 to the bond wires 20, the premixture 32 is cured so that it hardens, such that it holds the bond wires 20 in place so that they will not be subject to wire sweep later when a molding process is performed.
(16) Referring to
(17) The mat preferably is sized and shaped to cover the bond wires 20. In a presently preferred embodiment, the mat 36 includes a center cut-out so that the mat 36 does not cover the central top surface of the die 14 (and/or 18). The reason for the center cut-out is to prevent air bubbles from getting trapped under the mat 36.
(18) Referring again to
(19) Encapsulation processes are well known. One common method used in semiconductor device assembly is transfer molding, which allows for the molding of small and complex components. Transfer molding includes two basic stages. First, the assembly to be encapsulated is placed into a mold cavity, and then the molding compound 24, which has been put into a liquid form by heating, is forced into the cavity. The molding compound 24 then is allowed to solidify, thereby forming the packaged device 10. During the molding process, wire sweep is prevented by the bond-wire reinforcement structure 22.
(20) In one embodiment, the bond-wire reinforcement structure 22, as discussed above, comprises an epoxy-resin and a fibrous material. In a presently preferred embodiment, the molding compound 24 comprises the same material as the epoxy-resin used to form the bond-wire reinforcement structure 22. This allows the materials to mix and so when hardened, there is no CTE mismatch between the materials. If fibrous mat 36 is used, the fibers may comprise glass fibers formed of Silica (Si) and compound fillers also formed with Silica. The composition of the epoxy-resin then can be adjusted to prevent stress caused by material mismatches. With the spray and dip process (
(21) To avoid mold void trap, vacuum molding may be used to remove air during cavity filling.
(22) In the embodiment shown in
(23) As is evident from the foregoing discussion, the present invention provides a semiconductor device and a method of assembling the semiconductor device. The invention mitigates wire sweep and wire shorts and facilitates very fine pitch requirements. Thus, more complicated and complex wire layouts for higher I/O devices is possible, and longer wires also may be used. The present invention allows for higher wire count, higher wire density, and smaller diameter wires. There also is less chance for foreign matter entrapment between wires because the wires are surrounded by the reinforcement structure.
(24) In addition, the package structure eliminates the need for package level burn-in and cold/hot test, which can significantly reduce assembly and test costs and reduce cycle time. The present invention reinforces a conformal wire coating to achieve good sealing and insulation for wires.
(25) The description of the preferred embodiments of the present invention have been presented for purposes of illustration and description but are not intended to be exhaustive or to limit the invention to the forms disclosed. It will be appreciated by those skilled in the art that changes could be made to the embodiments described above without departing from the broad inventive concept thereof. It is understood, therefore, that this invention is not limited to the particular embodiments disclosed but covers modifications within the spirit and scope of the present invention as defined by the appended claims.