INTEGRATED CIRCUIT PACKAGE WITH WARPAGE CONTROL USING CAVITY FORMED IN LAMINATED SUBSTRATE BELOW THE INTEGRATED CIRCUIT DIE
20230046645 · 2023-02-16
Assignee
Inventors
Cpc classification
H01L2224/32013
ELECTRICITY
H01L2924/00012
ELECTRICITY
H01L2924/00014
ELECTRICITY
B81B2207/098
PERFORMING OPERATIONS; TRANSPORTING
H01L2224/48228
ELECTRICITY
H01L2924/00014
ELECTRICITY
H01L2924/00012
ELECTRICITY
H01L2224/92247
ELECTRICITY
H01L2224/92247
ELECTRICITY
H01L2224/32225
ELECTRICITY
H01L23/49816
ELECTRICITY
H01L2224/48108
ELECTRICITY
H01L2224/32225
ELECTRICITY
H01L2224/32014
ELECTRICITY
H01L2224/8385
ELECTRICITY
B81B7/0048
PERFORMING OPERATIONS; TRANSPORTING
H01L24/73
ELECTRICITY
International classification
H01L23/498
ELECTRICITY
B81B7/00
PERFORMING OPERATIONS; TRANSPORTING
Abstract
A support substrate includes an insulating core layer, an electrically conductive layer over the insulating core layer and a solder mask layer over the electrically conductive layer. A back side of an integrated circuit chip is mounted to an upper surface of the support substrate at a die attach location. The upper surface of the support substrate includes a cavity located within the die attach location, where the cavity extends under the back side of the integrated circuit chip. The cavity is defined by an area where the solder mask layer and at least a portion of the electrically conductive layer have been removed. Bonding wires connect connection pads on a front side of the integrated circuit chip to connection pad on the upper surface of the support substrate.
Claims
1. An integrated circuit package, comprising: a support substrate formed by an insulating core layer, an electrically conductive layer over the insulating core layer and a solder mask layer over the electrically conductive layer, wherein the support substrate includes a die attach location and first connection pads; an integrated circuit chip having a front side with second connection pads and a back side, wherein the back side is mounted to an upper surface of the support substrate at the die attach location; wherein the upper surface of the support substrate includes a cavity located within the die attach location, said cavity extending under the back side of the integrated circuit chip, said cavity comprising by an area where the solder mask layer and at least a portion of the electrically conductive layer are not present; and bonding wires between the first and second connection pads.
2. The integrated circuit package of claim 1, wherein said cavity is present underneath a peripheral portion of the integrated circuit chip where said second connection pads are located.
3. The integrated circuit package of claim 1, wherein said cavity is not present underneath a peripheral portion of the integrated circuit chip where said second connection pads are located.
4. The integrated circuit package of claim 1, wherein said portion of the electrically conductive layer which is not present is a portion of a thickness of said electrically conductive layer within said cavity.
5. The integrated circuit package of claim 1, wherein said portion of the electrically conductive layer which is not present is an entire thickness of said electrically conductive layer within said cavity.
6. The integrated circuit package of claim 1, wherein said insulating core layer is made of FR4 material.
7. The integrated circuit package of claim 1, wherein said electrically conductive layer is made of copper.
8. The integrated circuit package of claim 1, further comprising an adhesive layer for attaching the back side of the integrated circuit chip to the upper surface of the support substrate.
9. The integrated circuit package of claim 1, wherein said cavity extends beyond said die attach location.
10. The integrated circuit package of claim 1, wherein said cavity extends beyond an outer peripheral edge of the integrated circuit chip.
11. The integrated circuit package of claim 1, further including a cap mounted to the support substrate and configured to enclose said integrated circuit chip.
12. The integrated circuit package of claim 1, wherein residual portions of the solder mask layer and the electrically conductive layer present within the die attach location form a pedestal, wherein the back side of the integrated circuit chip is mounted to the pedestal.
13. The integrated circuit package of claim 12, wherein said cavity completely surrounds the pedestal.
14. The integrated circuit package of claim 12, wherein said cavity partially surrounds the pedestal.
15. A support substrate for an integrated circuit package, comprising: an insulating core layer; an electrically conductive layer over the insulating core layer; a solder mask layer over the electrically conductive layer; and at a die attach location for said support substrate, a cavity in the upper surface of the support substrate comprising by an area where the solder mask layer and at least a portion of the electrically conductive layer are not present.
16. The support substrate of claim 15, wherein said cavity is not present in the upper surface of the support substrate at the die attach location vertically below where connection pads at a front face of an integrated circuit chip mounted to the die attach location would be located.
17. The support substrate of claim 15, wherein said portion of the electrically conductive layer which is not present is a portion of a thickness of said electrically conductive layer within said cavity.
18. The support substrate of claim 15, wherein said portion of the electrically conductive layer which is not present is an entire thickness of said electrically conductive layer within said cavity.
19. The support substrate of claim 15, wherein said insulating core layer is made of FR4 material.
20. The support substrate of claim 15, wherein said electrically conductive layer is made of copper.
21. The support substrate of claim 15, wherein said cavity extends beyond said die attach location.
22. The support substrate of claim 15, wherein residual portions of the solder mask layer and the electrically conductive layer present within the die attach location form a pedestal, wherein the back side of the integrated circuit chip is mounted to the pedestal.
23. The support substrate of claim 22, wherein said cavity completely surrounds the pedestal.
24. The support substrate of claim 22, wherein said cavity partially surrounds the pedestal.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
[0012] For a better understanding of the embodiments, reference will now be made by way of example only to the accompanying figures in which:
[0013]
[0014]
[0015]
[0016]
[0017]
DETAILED DESCRIPTION
[0018] It will be noted that the drawings are not necessarily presented to scale, and some exaggeration of sizes, shapes, thicknesses, etc., has been made in order ease understanding of the illustrated structures.
[0019]
[0020] The illustration here is of a four layer copper type substrate, but this is by example only and the embodiments herein are equally applicable to substrates of other types including a two layer copper type substrate which omits the copper layers 68a, 68b and the prepreg layers 66a, 66b with the copper layers 68c, 68d on each of the opposed surfaces of the core layer 64.
[0021] The upper surface of the laminated substrate 62 is further processed to selectively remove (for example, using an etch) portions of the solder mask layer 70a and copper layer 68c to form a cavity 74 at the die attach location 76 for an integrated circuit die. The cavity 74 may, for example, be formed in a peripheral area of the die attach location 76. In the illustrated example, the cavity 74 reaches the prepreg layer 66a of the four layer copper substrate; but, in the case of a two layer copper substrate the cavity would instead reach the core 64.
[0022] An integrated circuit die 80 is mounted to an upper surface of the laminated substrate 62 at the die attach location 76. The integrated circuit die 80 includes a back side 82 and a front side 84. A plurality of integrated circuit electrical connection pads 86 are provided on the front side 84. The back side 82 of the integrated circuit die 80 is attached to the solder mask layer 70a at the upper surface of the laminated substrate 62 using an adhesive material 88 (such as a die attach glue or tape). It will be noted that because of the presence of the cavity 74, the peripheral part of integrated circuit die 80 will cantilever hang over the cavity. Thus, there are portions of the back side 82 of the integrated circuit die 80 at the location of the cavity 74 which are decoupled from the laminated substrate 62 with a corresponding reduction in CTE mismatch and risk of warpage or deformation.
[0023] In an embodiment, the integrated circuit die 80 is a micro-electrical-mechanical system (MEMS) device. The MEMS device may be a cavity type device such as with a pressure sensor, a gyroscope or an accelerometer.
[0024] Openings 90 are selectively made in the solder mask layer 70a to expose corresponding portions of the copper layer 68c which provide connection pads 92 of the laminated substrate 62. Bonding wires 93 electrically connect electrical connection pads 86 to corresponding connection pads 92.
[0025] Openings 94 are selectively made in the solder mask layer 70b to expose corresponding portions of the copper layer 68d which provide connection pads 96 of the laminated substrate 62. A solder ball 98 is mounted to the connection pad 96. The connection pads 96 may be arranged to form a ball grid array type layout.
[0026] A cap (or lid) 100 is attached to the laminated substrate 62 to enclose the integrated circuit die 80. Alternatively, an encapsulating body may be overmolded on the laminated substrate 62 to enclose the integrated circuit die 80.
[0027]
[0028] The embodiments of
[0029] Care must be taken during attachment of the integrated circuit die 80 to the laminated substrate 62 such that the die attach force is not applied at the locations where the cavity 74 is present. The die attach force should be restricted for application only at the portions of the die attach location 76 where the copper layer 68c and solder mask layer 70a remain in place.
[0030]
[0031] Reference is now made to
[0032] The foregoing description has provided by way of exemplary and non-limiting examples of a full and informative description of the exemplary embodiment of this invention. However, various modifications and adaptations may become apparent to those skilled in the relevant arts in view of the foregoing description, when read in conjunction with the accompanying drawings and the appended claims. However, all such and similar modifications of the teachings of this invention will still fall within the scope of this invention as defined in the appended claims.