Insulating structure of high electron mobility transistor and manufacturing method thereof
10892358 ยท 2021-01-12
Assignee
Inventors
Cpc classification
H01L29/7787
ELECTRICITY
H01L29/66462
ELECTRICITY
H01L29/7786
ELECTRICITY
H01L21/02194
ELECTRICITY
H01L21/76283
ELECTRICITY
H01L21/7605
ELECTRICITY
International classification
H01L29/778
ELECTRICITY
H01L29/66
ELECTRICITY
Abstract
An insulating structure of a high electron mobility transistor (HEMT) is provided, which comprises a gallium nitride layer, an aluminum gallium nitride layer disposed on the gallium nitride layer, an insulating doped region disposed in the gallium nitride layer and the aluminum gallium nitride layer, and two sidewall insulating structures disposed at two sides of the insulating doped region respectively.
Claims
1. An insulating structure of a high electron mobility transistor (HEMT), comprising: a gallium nitride layer; a buffer layer located below the gallium nitride layer; an aluminum gallium nitride layer on the gallium nitride layer; an insulating doped region located in the gallium nitride layer and the aluminum gallium nitride layer, wherein the range of the insulating doped region comprises part of the gallium nitride layer, part of the aluminum gallium nitride layer and part of the buffer layer; and two sidewall insulating structures positioned at two sides of the insulating doped region respectively.
2. The insulating structure of the high electron mobility transistor according to claim 1, wherein the insulating doped region comprises a plurality of doped ions including helium (He), phosphorus (P), argon (Ar), nitrogen (N), oxygen (O) or arsenic (As) ions.
3. The insulating structure of the high electron mobility transistor according to claim 1, wherein the two sidewall insulating structures comprise an insulating layer located in two grooves, and the two grooves are located on both sides of the insulating doped region respectively.
4. The insulating structure of the high electron mobility transistor according to claim 3, wherein the insulating layer covers the insulating doped region.
5. The insulating structure of the high electron mobility transistor according to claim 1, wherein a two-dimensional electron gas (2DEG) layer is included between part of the gallium nitride layer and part of the aluminum gallium nitride layer.
6. The insulating structure of the high electron mobility transistor according to claim 5, wherein the two-dimensional electron gas layer is not located in the insulating doped region.
7. The insulating structure of the high electron mobility transistor as claimed in claim 1, wherein a bottom surface of at least one of the sidewall insulating structures is lower than a bottom surface of the insulating doped region.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
(1)
(2)
(3)
(4)
(5)
(6)
(7)
(8)
DETAILED DESCRIPTION
(9) To provide a better understanding of the present invention to users skilled in the technology of the present invention, preferred embodiments are detailed as follows. The preferred embodiments of the present invention are illustrated in the accompanying drawings with numbered elements to clarify the contents and the effects to be achieved.
(10) Please note that the Figures are only for illustration and the Figures may not be to scale. The scale may be further modified according to different design considerations. When referring to the words up or down that describe the relationship between components in the text, it is well known in the art and should be clearly understood that these words refer to relative positions that can be inverted to obtain a similar structure, and these structures should therefore not be precluded from the scope of the claims in the present invention.
(11) Please refer to
(12) Next, a buffer layer 12 is formed on the surface of the substrate 10. The main function of the buffer layer 12 is to help subsequently formed gallium nitride layers to be more easily formed on the substrate 10. For example, if the substrate 10 is a sapphire (alumina) substrate and the lattice constant difference between alumina and gallium nitride is large, a buffer layer 12 needs to be formed between the substrate 10 and the gallium nitride layer, and the lattice constant of the buffer layer 12 is between the lattice constant of the substrate 10 and the lattice constant of gallium nitride. In this embodiment, the buffer layer 12 is, for example, aluminum nitride (AlN), but is not limited thereto.
(13) Next, a gallium nitride (GaN) layer 14 is formed on the buffer layer 12, in which a thickness of the gallium nitride layer 14 could be between 0.5 microns to 10 microns. According to an embodiment of the present invention, the formation of the gallium nitride layer 14 could be accomplished by a molecular-beam epitaxy (MBE) process, a metal organic chemical vapor deposition (MOCVD) process, a chemical vapor deposition (CVD) process, a hydride vapor phase epitaxy (HVPE) process, or combination thereof.
(14) Next, an aluminum gallium nitride (AlGaN) layer 16 is formed on the surface of the gallium nitride layer 14. In this embodiment, the aluminum gallium nitride layer 16 preferably includes an epitaxial layer formed through epitaxial growth process. Similar to the gallium nitride layer 14, the formation of the aluminum gallium nitride layer 16 on the gallium nitride layer 14 could be accomplished by a molecular-beam epitaxy (MBE) process, a metal organic chemical vapor deposition (MOCVD) process, a chemical vapor deposition (CVD) process, a hydride vapor phase epitaxy (HVPE) process, or combination thereof.
(15) It should be noted that after the aluminum gallium nitride layer 16 is formed on the surface of the gallium nitride layer 14, a heterojunction is formed at the interface between the buffer layer and barrier layer as a result of the bandgap difference between the two layers. Essentially a quantum well is formed in the banding portion of the conduction band of the heterojunction to constrain the electrons generated by piezoelectricity so that a channel region or a two-dimensional electron gas (2DEG) layer 18 is formed at the interface between the gallium nitride layer and the aluminum gallium nitride layer to further form a conduction current.
(16) In the above-mentioned structure, one of the methods for forming the insulating layer is to perform an ion doping step in the gallium nitride layer and the aluminum gallium nitride layer, such as doping helium (He), phosphorus (P), argon (Ar), nitrogen (N), oxygen (O) or arsenic (As) ions. After the ion doping step is carried out, the two-dimensional electron gas layer will be destroyed, thus cutting off the above conduction current, that is, the ion doped region will form an area equivalent to the insulating layer.
(17) However, the applicant has found that there is a risk in forming the insulating region by doping ions, that is, if a heating step is used in a subsequent step, such as the step of forming a transistor, ions doped in the gallium nitride layer and the aluminum gallium nitride layer may be activated and the originally doped region may overflow, thereby causing the insulating effect of the region to disappear. In other words, after the ion doping step is used to form the insulating region, if a subsequent heating step is carried out, the insulating region may disappear or its insulating ability may be reduced, thus affecting the yield of the high electron mobility transistor.
(18) In order to avoid the above-mentioned problems, as shown in
(19) Next, As shown in
(20) As shown in
(21) As shown in
(22) As shown in
(23) As shown in
(24) Until this step, the basic structure of the insulating structure of the high electron mobility transistor according to the present invention has been completed. As shown in
(25) As mentioned above, the method of doping ions in the gallium nitride layer and the aluminum gallium nitride layer to destroy the two-dimensional electron gas layer and form an insulating region has a disadvantage, that is if a subsequent heating step performed, ions doped in the gallium nitride layer and the aluminum gallium nitride layer may overflow, and the insulating effect of the insulating region may be reduced, or even the insulating region may lose the insulating effect. In order to avoid this situation, the present invention additionally forms two sidewall insulation structures 34 on both sides of the insulation doped region after the insulation doped region 24 is formed. Since the two sidewall insulating structures 34 are disposed on both sides of the insulating doped region 24, even if a subsequent heating step is performed on the semiconductor device, the activated ions are blocked by the sidewall insulating structures 34, so that they are not easily dissipated to other places to ensure the insulating effect of the insulating doped region 24.
(26) Subsequently, other processes can be continuously performed on the semiconductor structure that has completed the insulation region, such as forming the gate, source/drain, contact structure, etc. corresponding to the high electron mobility transistor. Since these processes are known in the art, they will not be described in detail here.
(27) Those skilled in the art will readily observe that numerous modifications and alterations of the device and method may be made while retaining the teachings of the invention. Accordingly, the above disclosure should be construed as limited only by the metes and bounds of the appended claims.