Fractional realignment techniques for PLLs
10868546 ยท 2020-12-15
Assignee
Inventors
- Tsung-Hsien Tsai (Taoyuan, TW)
- Ruey-Bin Sheen (Taichung, TW)
- Chih-Hsien Chang (New Taipei, TW)
- Cheng-Hsiang Hsieh (Taipei, TW)
Cpc classification
H03L7/1976
ELECTRICITY
H03L7/099
ELECTRICITY
H03L7/087
ELECTRICITY
H03L7/089
ELECTRICITY
H03L7/085
ELECTRICITY
International classification
H03L7/099
ELECTRICITY
Abstract
Systems, methods, and devices for fractional realignment are disclosed herein. A feedback divider generates a feedback dividing clock signal based on a controlling oscillator frequency. A delta-sigma modulator is coupled to the feedback divider and generates a dividing ratio to the feedback divider. An accumulating phase adjustor is coupled to the delta-signal modulator and (i) determines a difference between a frequency tuning word (FCW) and the dividing ratio and (ii) generates a coarse tuning word and a fine tuning word. A digital-to-time converter (DTC) is coupled to the accumulating phase adjustor and generates a first clock frequency based on a reference clock frequency, the coarse tuning word and the fine tuning word. A realignment pulse generator is coupled to the DTC and generates a realignment clock based on the first clock frequency having a period that is the same as a period of the controlling oscillator frequency.
Claims
1. A realignment device, the device comprising: a modulator configured to receive a signal and configured to generate a dividing ratio based on the signal; an adjustor coupled to the modulator, the generate a first tuning word and a second tuning word; a converter coupled to the adjustor, the converter configured to generate a first clock frequency based on a reference clock frequency, the first tuning word, and the second tuning word; and a realignment pulse generator coupled to the converter, the realignment pulse generator configured to generate a realignment clock based on the first clock frequency having a period that is the same as a period of the a controlling oscillator frequency.
2. The device of claim 1, further comprising: a feedback divider configured to generate the signal based on the controlling oscillator frequency, wherein the signal is a feedback dividing clock signal; an oscillator coupled to the feedback divider, the oscillator configured to generate the controlling oscillator frequency; and a delayed-lock loop (DLL) coupled to the converter, the DLL configured to determine a period of the oscillator.
3. The device of claim 2, wherein the feedback dividing circuit, the oscillator, the DLL, the modulator, the converter, and the realignment pulse generator perform operations characterized by:
ACC.sub.n=ACC.sub.n+1+(DIV_FROM_DSM.sub.nFCW) where n represents time, ACC is an output of the accumulated phase adjustor, DIV_FROM_DSM is a combination of the dividing ratio and a frequency tuning word (FCW).
4. The device of claim 1, wherein the frequency tuning word comprises a fractional component and an integer component.
5. The device of claim 1, wherein the adjustor determines a difference between a frequency tuning word (FCW) and the dividing ratio, wherein the adjustor comprises: a fraction subtraction block configured to identify the difference between the FCW and the dividing ratio; an accumulator coupled to the fraction subtraction block, the accumulator configured to collect timings of operational cycles of the feedback dividing circuit, the oscillator, the DLL, the modulator, the converter, and the realignment pulse generator; a sign-to-unsign block couple to the accumulator, the sign-to-unsign block configured to generate an adjusted output; a decoder block coupled to the sign-to-unsign block, the decoder block configured to generate the first tuning word and the second tuning word based on the adjusted output of the sign-to-unsign block, wherein the first tuning words is a coarse tuning word and the second tuning word is a fine tuning word; a reset block coupled between the accumulator and the fraction subtraction block, the reset block configured to inject pre-set code into the accumulator to replace existing numerals within the accumulator; and an overflow/underflow detector coupled to the reset block and the accumulator, the overflow/underflow detector configured to provide the reset block with a detection signal signifying whether an overflow event or an underflow event has occurred within the accumulator.
6. The device of claim 5, wherein the reset block and the overflow/underflow detector form a protection circuit, and operation of the protection circuit is characterized by the following equation:
7. The device of claim 1, wherein the converter modified a period of the reference clock frequency, wherein the converter is a digital-to-time converter (DTC).
8. The device of claim 7, wherein the DTC comprises: a delay train having one or more delay elements configured to introduce latency within an input signal of the DTC; a clock multiplexer configured to select a clock pair from the delay train for integer latency selection; and a phase interpolator configured to select a fraction interval from the output of the clock multiplexer.
9. The device of claim 1, wherein the reference clock frequency is the source of the realignment clock signal.
10. A method for realignment comprising: receiving, by a modulator, a signal; generating, by the modulator, a dividing ratio based on the signal; generating, by an adjustor coupled to the modulator, a first tuning word and a second tuning word; generating, by a converter coupled to the adjustor, a first clock frequency based on a reference clock frequency, the first tuning word, and the second tuning word; and generating, by a realignment pulse generator coupled to the converter, a realignment clock based on the first clock frequency having a period that is the same as a period of a controlling oscillator frequency.
11. The method of claim 10, further comprising: generating, by a feedback divider, the signal based on the controlling oscillator frequency, wherein the signal is a feedback dividing clock signal; generating, by an oscillator coupled to the feedback divider, the controlling oscillator frequency; and determining, by a delayed-lock loop (DLL) coupled to the converter, a period of the oscillator.
12. The method of claim 11, wherein the feedback dividing circuit, the oscillator, the DLL, the modulator, the converter, and the realignment pulse generator perform operations characterized by:
ACC.sub.n=ACC.sub.n+1+(DIV_FROM_DSM.sub.nFCW) where n represents time, ACC is an output of the accumulated phase adjustor, DIV_FROM_DSM is a combination of the dividing ratio and a frequency tuning word (FCW).
13. The method of claim 10, wherein the frequency tuning word comprises a fractional component and an integer component.
14. The method of claim 10, wherein the adjustor performs operations comprising: determining, by the adjustor, a difference between a frequency tuning word (FCW) and the dividing ratio; identifying, by a fraction subtraction block, the difference between the FCW and the dividing ratio; collecting, by an accumulator coupled to the fraction subtraction block, timings of operational cycles of the feedback dividing circuit, the oscillator, the DLL, the modulator, the converter, and the realignment pulse generator; generating, by a sign-to-unsign block couple to the accumulator, an adjusted output; generating, by a decoder block coupled to the sign-to-unsign block, the first tuning word and the second tuning word based on the adjusted output of the sign-to-unsign block, wherein the first tuning word is a coarse tuning word and the second tuning word is a fine tuning word; injecting, by a reset block coupled between the accumulator and the fraction subtraction block, pre-set code into the accumulator to replace existing numerals within the accumulator; and providing, by an overflow/underflow detector coupled to the reset block and the accumulator, the reset block with a detection signal signifying whether an overflow event or an underflow event has occurred within the accumulator.
15. The method of claim 14, wherein the reset block and the overflow/underflow detector form a protection circuit, and operation of the protection circuit is characterized by the following equation:
16. The method of claim 10, wherein the converter modified a period of the reference clock frequency, wherein the converter is a digital-to-time converter (DTC).
17. The method of claim 16, wherein the DTC performs operations comprising: introducing, by a delay train having one or more delay elements, latency within an input signal of the DTC; selecting, by a clock multiplexer, a clock pair from the delay train for integer latency selection; and selecting, by a phase interpolator, a fraction interval from the output of the clock multiplexer.
18. The method of claim 10, wherein the reference clock frequency is the source of the realignment clock signal.
19. A system for realignment comprising: a modulator configured to receive a signal and configured to generate a dividing ratio based on the signal; an adjustor coupled to the modulator, the adjustor configured to generate a first tuning word and a second tuning word; a converter coupled to the adjustor, the converter configured to generate a first clock frequency based on a reference clock frequency, the first tuning word, and the second tuning word; and a realignment pulse generator coupled to the converter, the realignment pulse generator configured to generate a realignment clock based on the first clock frequency having a period that is the same as a period of the controlling oscillator frequency, wherein the reference clock frequency is the source of the realignment clock signal.
20. The system of claim 19, wherein the first tuning word is a coarse tuning word and the second tuning word is a fine tuning word, wherein the system further comprising: a feedback divider configured to generate the signal based on a controlling oscillator frequency, wherein the signal is a feedback dividing clock signal; an oscillator coupled to the feedback divider, the oscillator configured to generate the controlling oscillator frequency; and a delayed-lock loop (DLL) coupled to the converter, the DLL configured to determine a period of the oscillator, wherein the converter is a digital-to-time converter (DTC).
Description
BRIEF DESCRIPTION OF THE DRAWINGS
(1) Aspects of the present disclosure are best understood from the following detailed description when read with the accompanying figures. It is noted that, in accordance with the standard practice in the industry, various features are not drawn to scale. In fact, the dimensions of the various features may be arbitrarily increased or reduced for clarity of discussion.
(2)
(3)
(4)
(5)
(6)
(7)
(8)
(9)
(10)
(11)
(12)
(13)
(14)
DETAILED DESCRIPTION
(15) The following disclosure provides many different embodiments, or examples, for implementing different features of the provided subject matter. Specific examples of components and arrangements are described below to simplify the present disclosure. These are, of course, merely examples and are not intended to be limiting. For example, the formation of a first feature over or on a second feature in the description that follows may include embodiments in which the first and second features are formed in direct contact, and may also include embodiments in which additional features may be formed between the first and second features, such that the first and second features may not be in direct contact. In addition, the present disclosure may repeat reference numerals and/or letters in the various examples. This repetition is for the purpose of simplicity and clarity and does not in itself dictate a relationship between the various embodiments and/or configurations discussed.
(16) Traditionally, with a PLL operating in fractional-N mode, the phase of the oscillator traces the reference clock, but does not perfectly align with the reference clock due to limited bandwidth of the PLL. Additionally, traditional realignment only operates in integer N mode because the source of realignment clock comes from reference clock. If the realignment clock is forced to inject a signal into the oscillator, the period of the oscillator is distorted which impacts performance of the PLL. As described in detail herein, a new realignment clock, RL.sub.P, can be generated that has the same period as a feedback dividing clock generated by a reference clock. This realignment clock, RL.sub.P, is used during fractional-N mode. The realignment clock, RL.sub.P, uses a period that is duplicated from the feedback dividing clock. The ratio of this new realignment clock, RL.sub.P, and the oscillator clock is an integer, which provides for improved phase noise of PLL during fractional-N mode.
(17)
(18) During PLL operation in fractional-N mode, DPC 150 provides a number of feedback dividing clock signals, FBK, which on average generate a fractional signal. The period ratio of oscillator 140 and the reference signal, FREF, is integer, but the period ratio of oscillator 140 and reference clock FREF is fraction. DPC 150 identifies and accumulates the difference between a frequency tuning word (FCW) and signals within DPC 150. A controlled word to DTC 120 is generated by DPC 150. DTC 120 adjusts the period of reference clock, FREF, based on the controlled word from DPC 150.
(19)
(20) Feedback divider 152 is driven by a controlling oscillator frequency, CKV, of oscillator 140. With the controlling oscillator frequency, CKV, feedback divider 152 generates a feedback dividing clock signal, FBK. DSM 154 is driven by the feedback dividing clock signal, FBK, and receives a fractional part of a frequency control word, FCW, (e.g., FCW.sub.FRAC) to generate 4 different levels of signals (e.g., +2, +1, 0, 1). A combination (e.g., DIV_FROM_DSM) of an output from DSM 154 and an integer part of FCW, FCW_INT, is provided as input into both feedback divider 152 and accumulated phase adjustor 156. The period of the feedback dividing clock signal, FBK, is controlled by the output pulses of DSM 154 and an integer portion of the frequency control word, FCW.sub.INT (e.g., DIV_FROM_DSM). Feedback divider 152 generates a different frequency of feedback dividing clock signal, FBK, based on the output of DSM 154. Accumulated phase adjustor 156 receives a number of inputs including feedback dividing clock signal, FBK, a frequency control word, FCW.sub.INT and FCW.sub.FRAC, and DIV_FROM_DSM, and provides coarse tuning words, COAR, and fine tuning words, FINE, to DTC 120. DTC 120 is driven by a reference frequency, FREF, provided by reference clock of PLL 200 (not shown). DTC 120 also receives remote setting words, DLL code, and tuning words, IDLL_tune, from DLL 130. DLL 130 is a pseudo-DLL that can provide precision phase skew with a short delay train for covering a wide range interval. The phase skew of the input of DLL 130 is a programmable latency (e.g., a period of the controlling oscillator frequency, CKV) after locking. The operational frequency of DLL 130 is the same as the reference clock, FREF. Coarse and fine tuning words, COAR and FINE, are also provided to DTC 120. DTC 120 includes a delay unit, described in
(21)
ACC.sub.n=ACC.sub.n+1+(DIV_FROM_DSM.sub.nFCW)(1)
where n represents time, ACC is the output of accumulated phase adjustor 300, DIV_FROM_DSM is the combined output of DSM 154 and FCW.sub.INT, and FCW is the combination of an integer part, FCW.sub.INT, and fractional part, FCW.sub.FRAC, of frequency tuning word. Accumulated phase adjustor 300 includes a fraction subtraction block 310, an accumulator block 320, a sign-to-unsign block 330, a decoder block 340, a reset block 350, and overflow/underflow detector 360. Fraction subtraction block 310 identifies the difference between DIV_FROM_DSM and FCW and provides the difference to accumulator 320. Fraction subtraction block 310 provides a pure integer, DIV, to accumulator 320. Accumulator 320 collects timing for every operational cycle of PLL 200.
(22) Fraction subtraction block 310 includes a divider 311, multipliers 312, 313, an adder 314, and a subtracter 315. Divider 311 operates only on system startup, taking in the fractional component of the frequency tuning word, FCW.sub.FRAC. The output of divider 311 is provided to adder 314 which takes a tens multiple of the output of reset block 350. The output from adder 314 is combined with a tens multiple of DIV_FROM_DSM provided by adder 158 of DPC 150.
(23) DIV_FROM_DSM is generated at the rising edge of the feedback dividing clock signal, FBK, and accumulator 320 is driven by the falling edge of the feedback dividing clock signal, FBK. In order to provide the tuning words to DTC 120 before the next rising edge of the feedback dividing clock signal, FBK, a sign-to-unsign block 330 is between accumulator 320 and decoder 340. In other words, accumulator 320 provides DTC 120 with sufficient settling time before the next rising edge. If there is a negative time delay in DTC 120, then the middle stage of DTC 120 stands for the zero digit of the output of accumulator 320. For example, DTC 120 includes a total of sixteen (16) stages, with the middle stage being eight (8). The eighth stage of DTC 120 represents a time delay of 0, the seventh stage represents time delay of 1, and the ninth stage represents a time delay of 1. Decoder 340 analyzes the output of sign-to-unsign block 330. Sign-to-unsign block 330 includes an adder component 332 which receives a constant adjustment of +80 along with the signed accumulator signal, ACC, from accumulator 320. The constant adjustment is transferred to the tuning words, more specifically, the quotient 8 is transferred to the coarse tuning word, COAR, and the remainder 0 is transferred to the fine tuning word, FINE by following the decoder block 340. In other words, the tens digit of the constant adjustment+80 stands for the coarse tuning word, COAR, of DTC 120 and the ones digit stands for the fine tuning word, FINE, of DTC 120. Decoder block 340 includes a divider and a binary2thermomether. Decoder block 340 translates the tuning words provided to DTC 120.
(24)
(25) Overflow/underflow detector 360 receives the signals of the accumulator 320 before sampling and sends a signal to reset block 350 and accumulator 320 if overflow or underflow occurs. The use of + adders within
DIF.sub.sign=(FCW.sub.INT+FCW.sub.FRAC)*10(2)
(26) Reset block 350 injects a pre-set code to accumulator 320 to replace the existing numerals of accumulator 320. This pre-set code aligns realignment clock signal, RL.sub.P, and the controlling oscillator frequency, CKV, as shown and described in more detail in
(27)
As shown in Equation 3 the pre-set code results in a difference between the period of reference clock, FREF, and an integer of the period of the controlling oscillator frequency, CKV, of oscillator 140. For example, if the frequency of reference clock, FREF, is approximately 250 MHz and the controlling oscillator frequency, CKV, of oscillator 140 is approximately 14.8 GHz, the period of reference clock, FREF, is approximately 59.2 periods of oscillator 140. If an integer of controlling oscillator frequency, CKV, of oscillator 140 is 60, the pre-set code calculated using Equation (3) is approximately 88 (e.g., 600592+80). The positive pre-set code is accumulated with existed cumulative digits in the accumulator 320 if underflow occurs. Alternatively, if overflow occurs, the negative pre-set code is accumulated by accumulator 320.
(28)
(29)
(30)
(31) Realignment clock, RL.sub.P, is a tunable signal that can duplicate the period of the feedback dividing clock signal, FBK, which provides the realignment clock with an integer ratio of the controlling oscillator frequency, CKV, without distorting the period of CKV.
(32)
(33)
(34)
(35)
(36)
(37) Use of the various circuits and configurations as described herein can provide a number of advantages. For example, when a PLL operates in fractional-N mode there is increased jitter performance as the phase noise generated by the oscillator within the PLL is eliminated. Because the realignment functions with fractional-N mode, switching operation between fractional-N mode and integer-N mode becomes easy.
(38) In one embodiment, a device for fractional realignment includes a feedback divider, a delta-sigma modulator, an accumulating phase adjustor, a DTC, a realignment pulse generator. The feedback divider is configured to generate a feedback dividing clock signal based on a controlling oscillator frequency. A delta-sigma modulator generates a dividing ratio to provide to the feedback divider. The accumulating phase adjustor is coupled to the delta-signal modulator and configured to (i) determine a difference between a frequency tuning word (FCW) and the dividing ratio and (ii) generate a coarse tuning word and a fine tuning word. The DTC is coupled to the accumulating phase adjustor and configured to generate a first clock frequency based on a reference clock frequency, the coarse tuning word, and the fine tuning word. The realignment pulse generator is coupled to the DTC and configured to generate a realignment clock based on the first clock frequency having a period that is the same as a period of the controlling oscillator frequency.
(39) In another embodiment, a method for fractional realignment includes generating, by a feedback divider, a feedback dividing clock signal based on a controlling oscillator frequency. A delta-sigma modulator generates a dividing ratio to provide to the feedback divider. An accumulating phase adjustor coupled to the delta-signal modulator determines a difference between a FCW and the dividing ratio. The accumulating phase adjustor generates a coarse tuning word and a fine tuning word. A DTC generates coupled to the accumulating phase adjustor, a first clock frequency based on a reference clock frequency, the coarse tuning word, and the fine tuning word. A realignment pulse generator coupled to the DTC generates a realignment clock based on the first clock frequency having a period that is the same as a period of the controlling oscillator frequency.
(40) In yet another embodiment, a system for fractional realignment includes a feedback divider, a delta-sigma modulator, an accumulating phase adjustor, a DTC, and a realignment pulse generator. The feedback divider is configured to generate a feedback dividing clock signal based on a controlling oscillator frequency. The delta-sigma modulator is coupled to the feedback divider and configured to generate a dividing ratio to provide to the feedback divider. The accumulating phase adjustor is coupled to the delta-signal modulator and configured to (i) determine a difference between a FCW and the dividing ratio and (ii) generate a coarse tuning word and a fine tuning word. The DTC is coupled to the accumulating phase adjustor and configured to generate a first clock frequency based on a reference clock frequency, the coarse tuning word, and the fine tuning word. The realignment pulse generator is coupled to the DTC and configured to generate a realignment clock based on the first clock frequency having a period that is the same as a period of the controlling oscillator frequency. The reference clock frequency is the source of the realignment clock signal.
(41) The foregoing outlines features of several embodiments so that those skilled in the art may better understand the aspects of the present disclosure. Those skilled in the art should appreciate that they may readily use the present disclosure as a basis for designing or modifying other processes and structures for carrying out the same purposes and/or achieving the same advantages of the embodiments introduced herein. Those skilled in the art should also realize that such equivalent constructions do not depart from the spirit and scope of the present disclosure, and that they may make various changes, substitutions, and alterations herein without departing from the spirit and scope of the present disclosure.