SiC epitaxial wafer and method for manufacturing SiC epitaxial wafer
10865500 ยท 2020-12-15
Assignee
Inventors
- Jun Norimatsu (Yokohama, JP)
- Akira Miyasaka (Chichibu, JP)
- Yoshiaki Kageshima (Yokohama, JP)
- Koji Kamei (Chichibu, JP)
- Daisuke Muto (Kusatsu, JP)
Cpc classification
H01L21/20
ELECTRICITY
C30B25/186
CHEMISTRY; METALLURGY
C30B25/20
CHEMISTRY; METALLURGY
H01L21/0262
ELECTRICITY
International classification
Abstract
A SiC epitaxial wafer having a SiC epitaxial layer formed on a SiC single crystal substrate having an offset angle of 4 degrees or less in a<11-20>direction from a (0001) plane. A trapezoidal defect included in the SiC epitaxial wafer includes an inverted trapezoidal defect in which a length of a lower base on a downstream side of a step flow is equal to or less than a length of an upper base on an upstream side of the step flow. Also disclosed is a method for manufacturing the SiC epitaxial wafer.
Claims
1. A SiC epitaxial wafer comprising a SiC epitaxial layer formed on a SiC single crystal substrate having an offset angle of 4 degrees or less in a<11-20>direction from a (0001) plane, wherein a trapezoidal defect included in the SiC epitaxial wafer comprises an inverted trapezoidal defect in which a length of a lower base on a downstream side of a step flow is equal to or less than a length of an upper base on an upstream side of the step flow, wherein the trapezoidal defect is on the surface of the epitaxial layer and the upper base of the trapezoidal defect is a lined shape.
2. The SiC epitaxial wafer according to claim 1, wherein a ratio of the inverted trapezoidal defect in the trapezoidal defect is 50% or more.
3. The SiC epitaxial wafer according to claim 1, wherein the length of the lower base on the downstream side of the step flow of the inverted trapezoidal defect is 0 and the inverted trapezoidal defect becomes a triangular shape.
4. A SiC epitaxial wafer comprising a SiC epitaxial layer formed on a SiC single crystal substrate having an offset angle of 4 degrees or less in a<11-20>direction from a (0001) plane, wherein a trapezoidal defect included in the SiC epitaxial wafer comprises an inverted trapezoidal defect in which a length of a lower base on a downstream side of a step flow is equal to or less than a length of an upper base on an upstream side of the step flow, wherein the trapezoidal defect is on the surface of the epitaxial layer and the upper base of the trapezoidal defect is a lined shape, and wherein a ratio of the inverted trapezoidal defect in the trapezoidal defect is 75% or more.
Description
BRIEF DESCRIPTION OF DRAWINGS
(1)
(2)
(3)
(4)
(5)
(6)
(7)
(8)
(9)
(10)
(11)
(12)
DESCRIPTION OF EMBODIMENTS
(13) Hereinafter, a SiC epitaxial wafer and a method for manufacturing a SiC epitaxial wafer to which the present invention is applied will be described in detail with appropriate reference to the drawings. In the drawings used in the following description, for easy understanding of the features of the present invention, there are cases where characteristic portions are enlarged for the sake of convenience, and thus the dimensional ratio of each constituent element is sometimes different from the actual dimensional ratio. Materials, dimensions, and the like exemplified in the following description are merely examples, and the present invention is not limited thereto and can be carried out with appropriate modifications without departing from the gist thereof.
(14) Trapezoidal Defect
(15) Before describing the configuration of the present invention, trapezoidal defects will be described.
(16) As shown in
(17) In the present specification, since the step flow grows in a direction in which the offset angle of the substrate is given, the direction in which the offset angle of the substrate is given may be described as the offset direction or the step flow growth direction in some cases, although these mean the same direction. A direction in which the step flow grows is defined as downstream, and the direction thereof may be referred to as offset downstream and the opposite direction may be referred to as offset upstream.
(18)
(19) On the other hand, a step difference also appears on the surface of the epitaxial layer 2 and at a position advanced from the SSB 11 in the (0001) direction. This step difference corresponds to the upper base 21 of the trapezoidal defect 20 formed on the surface of the SiC epitaxial wafer 100. Since the step difference of the upper base 21 does not greatly extend from the step difference of the SSB 11, it is relatively smaller than the step difference of the lower base 22 as a step difference. That is, with the SSB 11 as a starting point, defects are formed almost directly above thereof and on the offset downstream side as two sides, and the trapezoidal defect 20 is formed by connecting these two sides.
(20) Short Step Bunching (SSB)
(21) Next, the SSB 11 serving as the starting point of the trapezoidal defect 20 will be described. Although there are various reasons for forming the step bunching, an SSB generated by etching due to defects such as dislocations among them will be described with reference to
(22)
(23) Based on the above-mentioned reasons why the trapezoidal defect 20 and the SSB 11 are formed, the SiC epitaxial wafer of the present invention will be described.
(24) (SiC epitaxial wafer) A SiC epitaxial wafer according to one aspect of the present invention is a SiC epitaxial wafer in which a SiC epitaxial layer is formed on a SiC single crystal substrate having an offset angle of 4 degrees or less in the <11-20>direction from the (0001) plane. Trapezoidal defects are included in the SiC epitaxial wafer. Among the trapezoidal defects, an inverted trapezoidal defect is included in which the length of the lower base on the downstream side of the step flow is equal to or less than the length of the upper base on the upstream side of the step flow.
(25) Although the SiC single crystal substrate has many polytypes, 4H-SiC is mainly used for fabricating a practical SiC device. The SiC device is fabricated on a SiC epitaxial wafer. The SiC epitaxial wafer is obtained by forming a SiC epitaxial layer to serve as an active region of the SiC device by a chemical vapor deposition (CVD) method on a SiC single crystal wafer processed from a bulk crystal fabricated by a sublimation method or the like. During formation of the epitaxial layer, polytypes different from the polytype used for the SiC single crystal substrate are likely to be mixed. For example, when 4H-SiC is used for the SiC single crystal substrate, 3C-SiC or 8H-SiC is mixed in the epitaxial layer. During epitaxial growth, it is common to perform step flow growth (lateral growth from an atomic step) in which the SiC single crystal substrate is slightly tilted (tilted by an offset angle) in order to suppress mixing of these polytypes.
(26)
(27) As described above, it is the step difference of the lower bases 22 and 27 of the trapezoidal defects that greatly affects the semiconductor device. The inverted trapezoidal defect 25 has a shorter length of the lower base 27 as compared with the conventional trapezoidal defect 20. That is, the inverted trapezoidal defect 25 can be said to be a defect having less adverse effects on the semiconductor device as compared with the conventional trapezoidal defect 20. In other words, in the SiC epitaxial wafer according to one aspect of the present invention, a portion of the trapezoidal defects is the inverted trapezoidal defect 25, and it is possible to suppress the adverse effects on the semiconductor device. More specifically, by using the SiC epitaxial wafer according to one aspect of the present invention, it is possible to suppress withstand voltage abnormality of the MOS capacitor, the occurrence of leakage current and the like.
(28) The ratio of the inverted trapezoidal defects 25 among the trapezoidal defects present in the SiC epitaxial wafer is preferably 50% or more, and more preferably 75% or more. As the ratio of the inverted trapezoidal defects increases, the adverse effects on the semiconductor device can be suppressed. It has been confirmed that not all the shapes of the trapezoidal defects are the same in the plane of the SiC epitaxial wafer, and the length of the lower base becomes shorter as it gets closer to the center of the SiC epitaxial wafer. That is, even when the SiC epitaxial wafer is formed under the same conditions, there are cases where defects are inverted trapezoidal defects 25 in the central portion and become normal trapezoidal defects 20 as it approaches the end portion of the SiC epitaxial wafer. Therefore, when the ratio of the inverted trapezoidal defects 25 among the trapezoidal defects present in the SiC epitaxial wafer is a predetermined ratio, it means that a portion within this predetermined ratio from the center of the SiC epitaxial wafer can be suitably used for semiconductor devices.
(29) If the ratio of the inverted trapezoidal defects 25 among the trapezoidal defects is 50% or more, the semiconductor device can be manufactured from the SiC epitaxial wafer with high yield.
(30) In the inverted trapezoidal defect 25, the length of the lower base 27 is preferably zero. That is, the inverted trapezoidal defect 25 preferably has a triangular shape. If the lower base 27 does not exist, it is possible to further suppress the adverse effects on the semiconductor device due to the trapezoidal defect.
(31) A specific configuration for making the length of the lower base 27 in the inverted trapezoidal defect 25 zero will be described. The distance between the upper base 26 and the lower base 27 of the trapezoidal defect is defined as d, and the length of the upper base 26 is defined as D. At this time, the length of the lower base 27 is expressed by the formula: D+2d tan (<0). That is, in the case where D+2d tan <0, the length of the lower base 27 of the inverted trapezoidal defect 25 becomes 0 and the shape becomes triangular. When the offset angle is constant, the condition in the case where the inverted trapezoidal defect 25 has a triangular shape is determined by the thickness h of the epitaxial layer 2. If the offset angle is defined as , a relationship of tan =h/d is satisfied. Therefore, by setting the thickness h of the epitaxial layer 2 so as to satisfy the relationship of D+2h tan /tan <0, it is possible to make the shape of the inverted trapezoidal defect 25 triangular.
(32) The length of the SSB 11 in the SiC single crystal substrate is preferably 300 m or less. The length of the SSB 11 in the SiC single crystal substrate corresponds to the length of the upper base on the upstream side of the step flow. In that sense, the length of the upper base on the upstream side of the step flow is preferably 300 m or less. If the length of the SSB 11 is 300 m or less, even if the thickness of the epitaxial layer 2 is thin, the length of the lower base 27 can be sufficiently shortened. That is, there is no need to make the epitaxial layer 2 thicker than necessary, and it is possible to obtain a high-quality SiC epitaxial wafer that can be efficiently used for a semiconductor device.
(33) On the other hand, even if the length of the SSB 11 is of a certain length or more, by forming the epitaxial layer under predetermined conditions, the length of the lower base 27 can be freely controlled. Since the length of the SSB 11 in the SiC single crystal substrate corresponds to the length of the upper base on the upstream side of the step flow, even if the upper base on the upstream side of the step flow is of a certain length or more, it can also be said that the length of the lower base can be freely controlled by forming the epitaxial layer under predetermined conditions. For example, even if the length of the SSB 11 is 300 m or more, by making the length of the lower base 27 on the surface of the epitaxial layer equal to or less than the length of the upper base 26, the adverse effects on the device can be reduced. That is, even if the length of the SSB 11 is 300 m or more, the occurrence of device failure can be suppressed. In contrast, in a conventional SiC epitaxial wafer, the length of the lower base is longer than that of the upper base of the trapezoidal defect. Therefore, when the length of the SSB 11 is 300 m or more, the length of the lower base of the trapezoidal defect becomes 300 m or more to adversely affect the device greatly. That is, although the length of the SSB 11 is 300 m or more, in other words, despite the fact that the length of the upper base on the upstream of the step flow is 300 m or more, a SiC epitaxial wafer that can be suitably used for the device became feasible for the first time in the present invention.
(34) The length of the SSB 11 changes under the influence of gas phase etching. On the other hand, since the conditions of gas phase etching also affect defects other than trapezoidal defects, they are determined in consideration of factors other than trapezoidal defects. In the past, it was necessary to select the conditions of gas phase etching, among the conditions for making the length of the upper base (the length of the SSB) not more than a certain value, whereas in the method for manufacturing a SiC epitaxial wafer according to one aspect of the present invention, it is possible to adopt a condition for making the SSB 11 to have a certain length or more as the gas phase etching condition. That is, both the suppression of trapezoidal defects and the suppression of other defects can be achieved.
(35) As described above, the SiC epitaxial wafer according to one aspect of the present invention is suitably used when manufacturing a semiconductor device such as a MOSFET. In the SiC epitaxial wafer according to one aspect of the present invention, since the lower base 27 having a large step difference is small, there are few locally thin portions in the oxide film laminated thereon. Therefore, an oxide film having a uniform thickness can be formed. That is, it is possible to realize a MOSFET device in which problems such as withstand voltage abnormality of the MOS capacitor and the occurrence of leak current are suppressed.
(36) (Manufacturing method of SiC epitaxial wafer) A method for manufacturing a SiC epitaxial wafer according to one aspect of the present invention will be described.
(37) A method for manufacturing a SiC epitaxial wafer according to one aspect of the present invention is a method for manufacturing the SiC epitaxial wafer as described above, which includes an etching step for etching a SiC single crystal substrate and an epitaxial growth step for growing an epitaxial layer on the SiC single crystal substrate after etching. Further, in the step for growing the epitaxial layer, a concentration ratio C/Si of a Si-based source gas and a C-based source gas is set to 1.0 or less.
(38) As a result of intensive studies by the present inventors, it was found that the length of the lower base of the trapezoidal defect can be controlled by controlling the C/Si ratio. By setting the C/Si ratio to 1.0 or less, among the trapezoidal defects included in the SiC epitaxial wafer, an inverted trapezoidal defect occurs in which the length of the lower base on the downstream side of the step flow is equal to or less than the length of the upper base on the upstream side of the step flow. When the C/Si ratio is reduced, the proportion of inverted trapezoidal defects among trapezoidal defects can be increased. On the other hand, if the C/Si ratio is made too small, it results in a carbon-rich SiC epitaxial layer. In reality, it is preferable to set the C/Si ratio to 0.8 or more and 1.0 or less.
(39) It is also possible to control the length of the lower base of the trapezoidal defect by controlling the temperature in the epitaxial growth step. When lowering the temperature during epitaxial growth, the length of the lower base of the trapezoidal defect becomes short. More specifically, it is preferable to set the temperature in the epitaxial growth step to 1,630 C. or lower. If the temperature in the epitaxial growth step is too low, decomposition of the source gas does not occur adequately. Therefore, the temperature in the epitaxial growth step is preferably in the range of 1,600 C. to 1,630 C.
(40) It is preferable not only to control the lower base of the trapezoidal defect but also to control the upper base and to control the shape of the trapezoidal defect as a whole. As described above, since the upper base directly reflects the length of the SSB formed on the SiC single crystal substrate, by controlling the length of the SSB on the surface of the SiC single crystal substrate, the length of the upper base of the trapezoidal defect can be controlled.
(41) As the etching gas, a hydrogen gas, a hydrogen chloride gas, a silane (SiH.sub.4) gas or the like can be used, although it is preferable to use a silane gas. Since the silane gas is not highly etchable as compared with the hydrogen gas or the like, it is possible to suppress the occurrence of SSB due to rapid etching. Further, these gases can be mixed and used.
(42) The temperature in the etching step is preferably lower than the temperature in the epitaxial growth step. By lowering the temperature of the etching gas, the length of the SSB to be formed can be shortened. That is, the length of the upper base of the trapezoidal defect formed after the epitaxial growth can be shortened. Conventionally, when a silane gas is used as an etching gas, since there is a high possibility that a silicon droplet is generated, reduction of the temperature during etching to be lower than the temperature in the epitaxial growth step has been avoided. However, as a result of intensive studies, the inventors of the present invention have found that by setting the etching temperature from 1,500 to 1,550 C., it is possible to sufficiently shorten the length of SSB while suppressing the generation of silicon droplets.
(43) The etching step can be independently set in advance by using the amount of reduction (number) of other defects as an indicator. Furthermore, by measuring the in-plane distribution of the trapezoidal defects in advance and adjusting the epitaxial growth conditions and the structure of the member of the growth device, it is possible to adjust so that the ratio occupied by the trapezoidal defects in the plane is reduced.
(44) The length of the upper base is predicted under the etching conditions set independently, and based on the distribution of the shape of the trapezoidal defects measured and perceived in advance and the required thickness of the grown film, epitaxial growth conditions for making the length of the lower base of the trapezoidal defects to become a predetermined length or less are set. As a result, for example, the ratio of the inverted trapezoidal defects among the trapezoidal defects 2 present in the SiC epitaxial wafer can be set to 50% or more, or 75% or more, and the total extension amount of the lower base of the trapezoidal defect which becomes a killer defect can be kept to a low level while reducing other defects at the same time.
Examples
(45) Hereinafter, examples of the present invention will be described. The present invention is not limited only to the following examples.
(46) Effects Due to C/Si Ratio
Example 1
(47) As a SiC single crystal substrate, a 3-inch 4H-SiC single crystal substrate was prepared. The 4H-SiC single crystal substrate has an offset angle of 4 degrees in a<11-20>direction with respect to a (0001) Si plane. Here, a shift of about 0.5 is allowed for the offset angle of 4 degrees.
(48) Next, the prepared 3-inch 4H-SiC single crystal substrate was placed in a hot wall planetary, wafer rotation and revolution-type CVD apparatus, and the surface of the 4H-SiC single crystal substrate was subjected to gas etching using a hydrogen gas. The etching temperature was 1,630 C. which was the same as the epitaxial growth temperature.
(49) While supplying silane and propane as source gases and hydrogen as a carrier gas to the surface of the 4H-SiC single crystal substrate after etching, epitaxial growth was carried out under the conditions of a growth pressure of 15 kPa and a growth temperature of 1,630 C. until the thickness of the epitaxial layer reached 10 m. At this time, the C/Si ratio was set to 0.95.
(50)
(51) An angle formed by a perpendicular line perpendicular to the upper base and the lower base with an oblique side of the trapezoidal defect was =62 when an angle extending from the upper base toward the lower base was positive.
(52) The angle was obtained as an average value of 10 arbitrary trapezoidal defects present at a position of 28 mm from the center of the SiC epitaxial wafer. Because the wafer rotation and revolution-type apparatus was used, the distribution was almost a circular symmetric distribution in which the angle of the trapezoidal defects inside the position at 28 mm was smaller than 62 (angle at which the lower base became shorter). At this time, 90% or more of the trapezoidal defects present in the SiC epitaxial wafer had an inverted trapezoidal shape.
Example 2
(53) An SiC epitaxial wafer was produced under the same conditions as in Example 1, except that the C/Si ratio was set to 1.00. An angle formed by a perpendicular line perpendicular to the upper base and the lower base with an oblique side of the trapezoidal defect was =0 when an angle extending from the upper base toward the lower base was positive.
Comparative Example 1
(54) An SiC epitaxial wafer was produced under the same conditions as in Example 1, except that the C/Si ratio was set to 1.05.
(55)
(56) Effects Due to Epitaxial Growth Temperature
Reference Example 1
(57) A SiC epitaxial wafer was produced under the same conditions as in Comparative Example 1, except that the growth temperature was set to 1,650 C. As a result, an angle formed by a perpendicular line perpendicular to the upper base and the lower base with an oblique side of the trapezoidal defect was =80 when an angle extending from the upper base toward the lower base was positive.
Reference Example 2
(58) A SiC epitaxial wafer was produced under the same conditions as in Comparative Example 1, except that the growth temperature was set to 1,610 C. As a result, an angle formed by a perpendicular line perpendicular to the upper base and the lower base with an oblique side of the trapezoidal defect was =66 when an angle extending from the upper base toward the lower base was positive.
(59)
(60) Effects Due to Epitaxial Growth Rate
Reference Example 3
(61) A SiC epitaxial wafer was produced under the same conditions as in Reference Example 1, except that the growth rate of the epitaxial layer was 1.5 times as high as that of Reference Example 1. An angle formed by a perpendicular line perpendicular to the upper base and the lower base with an oblique side of the trapezoidal defect was =87 when an angle extending from the upper base toward the lower base was positive.
Reference Example 4
(62) A SiC epitaxial wafer was produced under the same conditions as in Reference Example 1, except that the growth rate of the epitaxial layer was twice as high as that of Reference Example 1. An angle formed by a perpendicular line perpendicular to the upper base and the lower base with an oblique side of the trapezoidal defect was =86 when an angle extending from the upper base toward the lower base was positive.
Example 3
(63) An SiC epitaxial wafer was produced under the same conditions as in Example 1, except that the etching temperature was set to 1,550 C.
Example 4
(64) A SiC epitaxial wafer was produced under the same conditions as in Example 3, except that the etching temperature was set to 1,500 C.
(65) Further, the surface of the substrate taken out by only etching the substrate at the same etching temperature without performing epitaxial growth was measured separately in the same manner using the SICA analyzer and compared, and it was also confirmed that the length of the upper base of the trapezoidal defect on the surface after the epitaxial growth was almost the same as the length of the SSB before the epitaxial growth which was only subjected to etching.
(66) Effects due to in-plane position of SiC epitaxial wafer
(67) Using the SiC wafer of Comparative Example 1, the shape of the trapezoidal defect associated with the measurement positions of the SiC epitaxial wafer was confirmed.
REFERENCE SIGNS LIST
(68) 1: SiC single crystal substrate; 11: Short step bunching (SSB); 12: Terrace; 13: Step; 2: SiC epitaxial layer; 20: Trapezoidal defect; 21: Upper base; 22: Lower base; 25: Inverted trapezoidal defect; 26: Upper base; 27: Lower base; 100: SiC epitaxial wafer.