Self-biasing and self-sequencing of depletion mode transistors
10825928 ยท 2020-11-03
Assignee
Inventors
Cpc classification
H03F2200/297
ELECTRICITY
H03F2200/99
ELECTRICITY
H03F2200/75
ELECTRICITY
H03F2200/555
ELECTRICITY
H03F2200/48
ELECTRICITY
H03F2200/42
ELECTRICITY
H01L29/7838
ELECTRICITY
H03F2200/27
ELECTRICITY
H03F2200/21
ELECTRICITY
H03F2200/222
ELECTRICITY
H03F2200/12
ELECTRICITY
H03F2200/522
ELECTRICITY
H03F2200/18
ELECTRICITY
H03F2200/387
ELECTRICITY
H03F2200/519
ELECTRICITY
H03F2200/15
ELECTRICITY
International classification
H03F1/02
ELECTRICITY
H01L29/20
ELECTRICITY
Abstract
A transistor circuit includes a transistor having a gate terminal and first and second conduction terminals, a first circuit configured to convert an AC input signal of the transistor circuit to a gate bias voltage and to apply the gate bias voltage to the gate terminal of the transistor, a second circuit configured to convert the AC input signal of the transistor circuit to a control voltage, and a switching circuit configured to apply a first voltage to the first conduction terminal of the transistor in response to the control voltage.
Claims
1. A transistor circuit comprising: a transistor comprising a gate terminal and first and second conduction terminals; a first circuit configured to convert an AC input signal of the transistor circuit to a gate bias voltage and to apply the gate bias voltage to the gate terminal of the transistor, the first circuit comprising an RF signal sampling device, an AC to DC signal converter, and a voltage conditioning regulating device; a second circuit configured to convert the AC input signal of the transistor circuit to a control voltage; and a switching circuit configured to apply a first voltage to the first conduction terminal of the transistor in response to the control voltage, wherein the first circuit, the second circuit, and the switching circuit are configured to apply the gate bias voltage to the gate terminal of the transistor before the first voltage is applied to the first conduction terminal of the transistor.
2. The transistor circuit as defined in claim 1, wherein the transistor comprises a depletion mode transistor.
3. The transistor circuit as defined in claim 2, wherein the gate bias voltage is negative and the first voltage is positive.
4. The transistor circuit as defined in claim 1, wherein the first circuit further comprises a diode rectifier.
5. The transistor circuit as defined in claim 4, wherein the diode rectifier comprises a half bridge rectifier.
6. The transistor circuit as defined in claim 4, wherein the diode rectifier comprises a full bridge rectifier.
7. The transistor circuit as defined in claim 1, wherein the voltage conditioning regulating device comprises a Zener diode.
8. The transistor circuit as defined in claim 1, wherein the RF signal sampling device comprises a directional coupler.
9. The transistor circuit as defined in claim 1, wherein the second circuit comprises an RF coupler and a rectifier.
10. The transistor circuit as defined in claim 1, wherein the transistor comprises a gallium nitride depletion mode power transistor.
11. The transistor circuit as defined in claim 1, wherein the AC to DC signal converter comprises a resistor and a capacitor coupled in parallel with the resistor.
12. A method for operating a transistor having a gate terminal and first and second conduction terminals, comprising: converting an AC input signal to a gate bias voltage and applying the gate bias voltage to the gate terminal of the transistor using a first circuit comprising an RF signal sampling device, an AC to DC signal converter, and a voltage conditioning regulating device; converting the AC input signal to a control voltage; and after applying the gate bias voltage to the gate terminal of the transistor, applying a first voltage to the first conduction terminal of the transistor in response to the control voltage.
13. The method as defined in claim 12, wherein the transistor comprises a gallium nitride depletion mode power transistor, wherein the gate bias voltage applied to the gate terminal of the transistor is negative and wherein the first voltage applied to the first conduction terminal of the transistor is positive.
14. A transistor circuit comprising: a depletion mode RF power transistor comprising a gate terminal, a drain terminal and a source terminal; a first circuit configured to convert an input RF signal to a gate bias voltage and to apply the gate bias voltage to the gate terminal of the transistor, the first circuit comprising an RF signal sampling device, an AC to DC signal converter, and a voltage conditioning regulating device; a second circuit configured to convert the RF input signal to a control voltage; and a switching circuit configured to apply a drain voltage to the drain terminal of the transistor in response to the control voltage, wherein the first and second circuits and the switching circuit are configured to apply the gate bias voltage to the gate terminal of the transistor before the drain voltage is applied to the drain terminal of the transistor.
15. The transistor circuit as defined in claim 14, wherein the gate bias voltage is negative and the drain voltage is positive.
16. The transistor circuit as defined in claim 14, wherein the second circuit comprises an RF coupler and a rectifier.
17. The transistor circuit as defined in claim 14, wherein the AC to DC signal converter comprises a rectifier, a resistor, and a capacitor, and the resistor and the capacitor smooth a rectified voltage output by the rectifier.
Description
BRIEF DESCRIPTION OF DRAWINGS
(1) The disclosed technology may be understood with reference to the accompanying drawings, which are incorporated herein by reference and in which:
(2)
(3)
(4)
(5)
(6)
(7)
DETAILED DESCRIPTION
(8) A schematic block diagram of a transistor circuit 10 in accordance with embodiments is shown in
(9) The transistor 20 receives the RF input signal at the gate terminal G and provides the RF output signal at the drain terminal D. The source terminal S of transistor 20 may be connected to a reference voltage, such as ground. The transistor circuit 10 further includes a first voltage conversion circuit 30, a second voltage conversion circuit 40 and a switching circuit 50.
(10) The first voltage conversion circuit 30 has an input coupled to the RF input of the transistor circuit 10 and an output coupled to the gate terminal G of transistor 20. The first voltage conversion circuit 30 samples the RF input signal and provides a gate bias voltage to the gate terminal G of transistor 20.
(11) The second voltage conversion circuit 40 has an input coupled to the RF input of the transistor circuit 10 and an output coupled to a control input of switching circuit 50. The second voltage conversion circuit 40 samples the RF input signal and provides a control voltage to switching circuit 50.
(12) The switching circuit 50 is coupled between a supply voltage and the drain terminal D of transistor 20 and receives the control voltage from the output of second voltage conversion circuit 40. When the control voltage is inactive, in the absence of an RF input signal, the switching circuit 50 is turned off and the supply voltage is disconnected from the drain terminal D of transistor 20. When the control voltage is active, in the presence of an RF input signal, the switching circuit 50 is turned on, and the supply voltage is applied to the drain terminal D of transistor 20.
(13) Operation of the transistor circuit 10 shown in
(14) Operation of transistor circuit 10 is described with reference to
(15)
(16) The sequencing illustrated in
(17) In the example of
(18) An embodiment of the transistor circuit 10 of
(19) The transistor circuit 10 of
(20) In the embodiment of
(21) In operation, the RF coupler 230 samples the RF input signal, and the diode 232 rectifies the sampled RF input signal. The rectified RF input signal produces a negative voltage on node 242. The resistor 234 and the capacitor 236 perform smoothing of the rectified voltage, and the gate voltage regulator 240 establishes a fixed voltage on node 242. The voltage on node 242 is coupled through resistor 238 to the gate terminal G to provide a negative gate bias voltage in the embodiment of
(22) The second voltage conversion circuit 40 includes an RF coupler 250, a diode 252, a resistor 254 and a capacitor 256. The diode 252 is connected between RF coupler 250 and a node 258. Diode 252 functions as a rectifier of the sampled RF input signal. The resistor 254 and the capacitor 256 are connected in parallel between the node 258 and ground.
(23) In operation, the RF coupler 250 samples the RF input signal, and the diode 252 rectifies the sampled RF input signal. The resistor 254 and the capacitor 256 smooth the rectified voltage to produce a positive control voltage on node 258. The control voltage on node 258 is supplied to switching circuit 50 so as to control a switch state of switching circuit 50. The control voltage on node 258 has a sufficient magnitude to activate the switching circuit 50 to an on switch state.
(24) In the embodiment of
(25) In operation, the control voltage supplied to the base of transistor 270 is at ground in the absence of an RF input signal, and the gate of transistor 274 is pulled to the drain supply voltage by resistor 272. As a result, transistor 274 is off and the drain supply voltage is not applied to the drain terminal D. When an RF input signal is received, a control voltage is produced on node 258 by the second voltage conversion circuit 40, and transistor 270 is turned on. The gate of transistor 274 is pulled to ground, and transistor 274 is turned on, thereby applying the drain supply voltage to the drain terminal D of transistor 20.
(26) As discussed above in connection with
(27) A schematic diagram of an implementation of first voltage conversion circuit 30 in accordance with embodiments is shown in
(28) The implementation of
(29) A schematic diagram of an implementation of second voltage conversion circuit 40 and switching circuit 50 in accordance with embodiments is shown in
(30) The second voltage conversion circuit 40 of
(31) A schematic diagram of transistor circuit 10 in accordance with further embodiments is shown in
(32) In the embodiment of
(33) A variety of implementations are included within the disclosed technology. For example, the RF couplers 230 and 250 can be implemented as directional couplers in stripline or microstrip, transfomers, resistors, capacitors, etc. The diode rectifiers in first voltage conversion circuit 30 and in second voltage conversion circuit 40 may be implemented as a single diode, as a two diode half-bridge rectifier or as a four diode full-bridge rectifier. In each case, the RF input signal is sampled, rectified and smoothed. The transistor 274 which switches the drain supply voltage can be any type of solid state switch, such as an N-type MOSFET, NPN or PNP bipolar transistors, GaN, GaAs switching transistors, or the like. As indicated above, the self-biasing disclosed herein can be applied to enhancement mode devices by appropriate change of voltages. Further, the transistor circuit described herein can be implemented as a discrete component, a chip-and-wire circuit on a substrate inside the package of the transistor 20, or can be monolithically fabricated on the same die as transistor 20.
(34) The transistor circuit described herein may be utilized, for example, in an RF transmitter. However, this is not a limitation. Further, the RF input signal, which may be in a range of kilohertz to tens of gigahertz, may be relatively narrow band. Again, this is not a limitation. In addition, the RF input signal may have a substantially constant power level, except when turned off. Once again, this is not a limitation provided that the RF input signal level is sufficient to generate a gate bias voltage and a control voltage.
(35) Having thus described several aspects of several embodiments of this invention, it is to be appreciated that various alterations, modifications, and improvements will readily occur to those skilled in the art. Such alterations, modifications, and improvements are intended to be part of this disclosure, and are intended to be within the spirit and scope of the invention. Accordingly, the foregoing description and drawings are by way of example only.