SEMICONDUCTOR MEMORY DEVICE AND FABRICATION THEREOF
20230045722 · 2023-02-09
Assignee
Inventors
- Liang Yi (Singapore, SG)
- Zhiguo Li (Singapore, SG)
- CHI REN (Singapore, SG)
- Xiaojuan Gao (Singapore, SG)
- Boon Keat Toh (Singapore, SG)
Cpc classification
H01L29/792
ELECTRICITY
H01L29/66545
ELECTRICITY
H01L29/66833
ELECTRICITY
H01L29/42328
ELECTRICITY
H01L29/40114
ELECTRICITY
H01L29/40117
ELECTRICITY
H01L29/42344
ELECTRICITY
H01L29/7881
ELECTRICITY
H01L29/785
ELECTRICITY
H10B41/42
ELECTRICITY
International classification
H01L21/28
ELECTRICITY
H01L29/423
ELECTRICITY
H01L29/66
ELECTRICITY
Abstract
A semiconductor memory device includes a semiconductor substrate, a select gate on the semiconductor substrate, a control gate disposed adjacent to the select gate and having a first sidewall and a second sidewall, and a charge storage layer between the control gate and the semiconductor substrate. The control gate includes a third sidewall close to the second sidewall of the select gate, a fourth sidewall opposite to the third sidewall, and a non-planar top surface between the third sidewall and the fourth sidewall. The non-planar top surface includes a first surface region that descends from the third sidewall to the fourth sidewall. The charge storage layer extends to the second sidewall of the select gate.
Claims
1. A semiconductor memory device, comprising: a semiconductor substrate; a select gate disposed on the semiconductor substrate, wherein the select gate comprises a first sidewall and a second sidewall opposite to the first sidewall; a control gate disposed on the semiconductor substrate and in proximity to the second sidewall of the select gate, wherein the control gate comprises a third sidewall in proximity to the second sidewall, a fourth sidewall opposite to the third sidewall, and a non-planar top surface between the third sidewall and the fourth sidewall, wherein the non-planar top surface comprises a first surface region descending from the third sidewall to the fourth sidewall; and a charge storage layer disposed between the control gate and the semiconductor substrate, wherein the charge storage layer extends onto the second sidewall.
2. The semiconductor memory device according to claim 1, wherein the substrate comprises a fin structure extending along a first direction.
3. The semiconductor memory device according to claim 2, wherein the select gate extends along a second direction and crosses over the fin structure.
4. The semiconductor memory device according to claim 3, wherein the control gate extends along the second direction and crosses over the fin structure.
5. The semiconductor memory device according to claim 1, wherein the non-planar top surface further comprises a second surface region between the first surface region and the fourth sidewall, wherein a slope of the second surface region is greater than that of the first surface region.
6. The semiconductor memory device according to claim 5, wherein the non-planar top surface further comprises a third surface region connecting the second surface region with the fourth sidewall, wherein the second surface region, the third surface region and the fourth sidewall constitute a step structure.
7. The semiconductor memory device according to claim 6, wherein the third surface region is lower than the first surface region and the second surface region.
8. The semiconductor memory device according to claim 1, wherein the select gate is a polysilicon electrode.
9. The semiconductor memory device according to claim 1, wherein the control gate is a polysilicon electrode.
10. The semiconductor memory device according to claim 1, wherein the charge storage layer is an oxide-nitride-oxide (ONO) layer.
11. A method for forming a semiconductor memory device, comprising: providing a semiconductor substrate; forming a select gate on the semiconductor substrate, wherein the select gate comprises a first sidewall and a second sidewall opposite to the first sidewall; forming a control gate in a self-aligned manner on the semiconductor substrate and in proximity to the second sidewall of the select gate, wherein the control gate comprises a third sidewall in proximity to the second sidewall, a fourth sidewall opposite to the third sidewall, and a non-planar top surface between the third sidewall and the fourth sidewall, wherein the non-planar top surface comprises a first surface region descending from the third sidewall to the fourth sidewall; and forming a charge storage layer between the control gate and the semiconductor substrate, wherein the charge storage layer extends onto the second sidewall.
12. The method according to claim 11, wherein the substrate comprises a fin structure extending along a first direction.
13. The method according to claim 12, wherein the select gate extends along a second direction and crosses over the fin structure.
14. The method according to claim 13, wherein the control gate extends along the second direction and crosses over the fin structure.
15. The method according to claim 11, wherein the non-planar top surface further comprises a second surface region between the first surface region and the fourth sidewall, wherein a slope of the second surface region is greater than that of the first surface region.
16. The method according to claim 15, wherein the non-planar top surface further comprises a third surface region connecting the second surface region with the fourth sidewall, wherein the second surface region, the third surface region and the fourth sidewall constitute a step structure.
17. The method according to claim 16, wherein the third surface region is lower than the first surface region and the second surface region.
18. The method according to claim 11, wherein the select gate is a polysilicon electrode.
19. The method according to claim 11, wherein the control gate is a polysilicon electrode.
20. The method according to claim 11, wherein the charge storage layer is an oxide-nitride-oxide (ONO) layer.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
[0031]
[0032]
[0033]
DETAILED DESCRIPTION
[0034] In the following detailed description of the disclosure, reference is made to the accompanying drawings, which form a part hereof, and in which is shown, by way of illustration, specific embodiments in which the invention may be practiced. These embodiments are described in sufficient detail to enable those skilled in the art to practice the invention.
[0035] Other embodiments may be utilized and structural, logical, and electrical changes may be made without departing from the scope of the present invention. Therefore, the following detailed description is not to be considered as limiting, but the embodiments included herein are defined by the scope of the accompanying claims.
[0036] Please refer to
[0037] According to an embodiment of the present invention, the select gate SG is a polysilicon electrode. According to an embodiment of the present invention, the control gate CG is a polysilicon electrode.
[0038] As shown in
[0039] As shown in
[0040] According to an embodiment of the present invention, the non-planar top surface NPS includes a first surface region S1 descending from the third sidewall SW3 to the fourth sidewall SW4, and a second surface region S2 located between the first surface region S1 and the fourth sidewall SW4. The slope of the second surface region S2 is greater than the slope of the first surface region S1.
[0041] According to an embodiment of the present invention, the non-planar top surface NPS further includes a third surface region S3 connecting the second surface region S2 and the fourth sidewall SW4. According to an embodiment of the present invention, the third surface region S3 is lower than the first surface region S1 and the second surface region S2. According to an embodiment of the present invention, the second surface region S2, the third surface region S3 and the fourth sidewall SW4 constitute a step structure SS. According to an embodiment of the present invention, a metal silicide layer SAC is formed on the non-planar top surface NPS of the control gate CG.
[0042] According to an embodiment of the present invention, the semiconductor memory device 1 further includes a charge storage layer 120 disposed between the control gate CG and the fin structure F of the semiconductor substrate 100. The charge storage layer 120 extends to the second sidewall SW2, and may protrude beyond the non-planar top surface NPS of the control gate CG. According to an embodiment of the present invention, the charge storage layer 120 directly contacts the metal silicide layer SAS on the flat top surface PS of the select gate SG. According to an embodiment of the present invention, the charge storage layer 120 is an oxide-nitride-oxide (ONO) layer.
[0043] According to an embodiment of the present invention, the semiconductor memory device 1 further includes a spacer SP1 disposed on the first sidewall SW1 of the select gate SG and a spacer SP4 disposed on the fourth sidewall SW4 of the control gate CG The spacer SP1 and the spacer SP4 may include silicon nitride, silicon oxide, silicon oxynitride, or the like, but are not limited thereto. In addition, a drain region 102 may be formed in the fin structure F near the spacer SP1, and a source region 104 may be formed in the fin structure F near the spacer SP4.
[0044] Please refer to
[0045] As shown in
[0046] As shown in
[0047] According to an embodiment of the present invention, the control gate CG includes a non-planar top surface NPS including a first surface region S1 and a second surface region S2. The slope of the second surface region S2 is greater than the slope of the first surface region S1. According to an embodiment of the present invention, the non-planar top surface NPS further includes a third surface region S3 connected to the second surface region S2. According to an embodiment of the present invention, the third surface region S3 is lower than the first surface region S1 and the second surface region S2. According to an embodiment of the present invention, the second surface region S2, the third surface region S3 and the sidewall of the control gate CG constitute a step structure SS.
[0048] As shown in
[0049] As shown in
[0050] As shown in
[0051] As shown in
[0052] As shown in
[0053] As shown in
[0054] As shown in
[0055] It is one technical feature of the present invention that the select gate SG is formed first, and then the charge storage layer 120 is formed, and then the control gate CG is formed in a self-aligned manner. In this way, a photomask can be saved, cost is reduced, and the control gate CG is formed in a self-aligned manner, which can solve the problems of overlay shift and insufficient read/write operation margin of the memory.
[0056] Those skilled in the art will readily observe that numerous modifications and alterations of the device and method may be made while retaining the teachings of the invention. Accordingly, the above disclosure should be construed as limited only by the metes and bounds of the appended claims.