Memory including a plurality of portions and used for reducing program disturbance and program method thereof
11594288 · 2023-02-28
Assignee
Inventors
Cpc classification
G11C16/3418
PHYSICS
G11C16/3427
PHYSICS
International classification
G11C16/34
PHYSICS
Abstract
A memory includes a first deck including a first set of word lines, a second deck above the first deck and including a second set of word lines, and a controller. The controller is configured to apply a program voltage to a first target word line of the first set of word lines in the first deck, and apply a first pass voltage to at least one of the first set of word lines that is below the first target word line when applying the program voltage to the first target word line. The controller is also configured to apply the program voltage to a second target word line of the second set of word lines in the second deck, and apply a second pass voltage to at least one of the second set of word lines that is below the second target word line when applying the program voltage to the second target word line. The second pass voltage is greater than the first pass voltage.
Claims
1. A memory device, comprising: a first deck comprising a first set of word lines; a second deck above the first deck and comprising a second set of word lines; and a controller configured to: apply a program voltage to a first target word line of the first set of word lines in the first deck, and apply a first pass voltage to at least one of the first set of word lines that is below the first target word line when applying the program voltage to the first target word line; and apply the program voltage to a second target word line of the second set of word lines in the second deck, and apply a second pass voltage to at least one of the second set of word lines that is below the second target word line when applying the program voltage to the second target word line, wherein the second pass voltage is greater than the first pass voltage.
2. The memory device of claim 1, wherein the controller is further configured to: apply the second pass voltage to each of the first set of word lines when applying the program voltage to the second target word line.
3. The memory device of claim 1, wherein the controller is further configured to: apply the first pass voltage to each of the first set of word lines when applying the program voltage to the second target word line.
4. The memory device of claim 1, wherein the controller is further configured to: apply the first pass voltage to each of the first set of word lines that is below the first target word line except the word line that is immediately below the first target word line when applying the program voltage to the first target word line.
5. The memory device of claim 4, wherein the controller is further configured to: apply the second pass voltage to each of the second set of word lines that is below the second target word line except the word line that is immediately below the second target word line when applying the program voltage to the second target word line.
6. The memory device of claim 5, wherein the controller is further configured to: apply a third pass voltage to the word line that is immediately below the first target word line when applying the program voltage to the first target word line; and apply a fourth pass voltage to the word line that is immediately below the second target word line when applying the program voltage to the second target word line.
7. The memory device of claim 1, further comprising: a joint oxide layer between the first deck and the second deck.
8. The memory device of claim 7, further comprising: a first dummy word line between the first deck and the joint oxide layer; and a second dummy word line between the joint oxide layer and the second deck.
9. The memory device of claim 1, further comprising: a third deck above the second deck and comprising a third set of word lines, wherein the controller is further configured to apply the program voltage to a third target word line of the third set of word lines in the third deck, and apply a fifth pass voltage to at least one of the third set of word lines that is below the third target word line when applying the program voltage to the third target word line.
10. The memory device of claim 9, wherein the fifth pass voltage is greater than the second pass voltage.
11. A method for operating a memory device comprising a first deck comprising a first set of word lines, and a second deck above the first deck and comprising a second set of word lines, the method comprising: applying a program voltage to a first target word line of the first set of word lines in the first deck; applying a first pass voltage to at least one of the first set of word lines that is below the first target word line when applying the program voltage to the first target word line; applying the program voltage to a second target word line of the second set of word lines in the second deck; and applying a second pass voltage to at least one of the second set of word lines that is below the second target word line when applying the program voltage to the second target word line, wherein the second pass voltage is greater than the first pass voltage.
12. The method of claim 11, further comprising: applying the second pass voltage to each of the first set of word lines when applying the program voltage to the second target word line.
13. The method of claim 11, further comprising: applying the first pass voltage to each of the first set of word lines when applying the program voltage to the second target word line.
14. The method of claim 11, further comprising: applying the first pass voltage to each of the first set of word lines that is below the first target word line except the word line that is immediately below the first target word line when applying the program voltage to the first target word line.
15. The method of claim 14, further comprising: applying the second pass voltage to each of the second set of word lines that is below the second target word line except the word line that is immediately below the second target word line when applying the program voltage to the second target word line.
16. The method of claim 15, further comprising: applying a third pass voltage to the word line that is immediately below the first target word line when applying the program voltage to the first target word line; and applying a fourth pass voltage to the word line that is immediately below the second target word line when applying the program voltage to the second target word line.
17. The method of claim 11, wherein the memory device further comprises: a joint oxide layer between the first deck and the second deck.
18. The method of claim 17, wherein the memory device further comprises: a first dummy word line between the first deck and the joint oxide layer; and a second dummy word line between the joint oxide layer and the second deck.
19. The method of claim 11, wherein the memory device further comprises a third deck above the second deck and comprising a third set of word lines; and the method further comprises: applying the program voltage to a third target word line of the third set of word lines in the third deck; and applying a fifth pass voltage to at least one of the third set of word lines that is below the third target word line when applying the program voltage to the third target word line.
20. The method of claim 19, wherein the fifth pass voltage is greater than the second pass voltage.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
(1)
(2)
(3)
(4)
(5)
(6)
(7)
(8)
(9)
(10)
(11)
(12)
DETAILED DESCRIPTION
(13)
(14) In the text, when a word line is said to be programmed, it may mean the word line is used to perform a program operation. A program operation said in the text may be an operation for programming a memory cell formed using, for example, a set of transistors.
(15) When an xth word line WLx is used to performed a program operation, the controller 190 may apply a program voltage Vpgm to the xth word line WLx; the controller 190 may apply a first voltage V1 to the first word line WL1 to an (x−2)th word line WL(x−2); the controller 190 may apply a second voltage V2 to an (x−1)th word line WL(x−1); and the controller 190 may apply third voltage V3 is applied to an (x+1)th word line WL(x+1). x, k and m are positive integers, 1<k<m and 3≤x.
(16) As shown in
(17) In
(18)
(19)
(20) Regarding the memory 100, the first voltage V1 may have a first level if the xth word line WLx is in the first portion 110 and a second level if the xth word line WLx is in the second portion 120, where the first level may be lower than the second level. For example, the first voltage V1 in
(21)
(22) The third portion 130 may be formed above the second portion 120 and includes an (m+1)th word line WL(m+1) to an nth word line WLn from bottom to top. As shown in
(23)
(24)
(25) Regarding the memory 300, the first voltage V1 may have a first level if the xth word line WLx is in the first portion 110, a second level if the xth word line WLx is in the second portion 120, and a third level if the xth word line WLx is in the third portion 130, where the first level may be lower than the second level, and the second level may be lower than the third level. For example, the first voltage V1 in
(26)
(27)
(28) When an xth word line is used to performed a program operation, the controller 190 may apply a first voltage V71 to an (x+2)th word line WL(x+2) to the nth word line WLn; the controller 190 may apply a second voltage V72 to an (x+1)th word line WL(x+1); and the controller 190 may apply a third voltage V73 to an (x−1)th word line WL(x−1).
(29) If the word line WLx is located in the second portion 720 as shown in
(30) If the word line WLx used to performed a program operation is located in the first portion 710 as shown in
(31) According to another embodiment, as shown in
(32)
(33) As shown in
(34) The memory 900 of
(35)
(36) Although the numberings of the portions and word lines are not the same, the memories 900 and 1100 shown in
(37) In
(38) In
(39) In
(40) As shown in
(41) In the example of
(42)
(43) Step 1210: apply a first voltage V1 to the to the first word line WL1 to an (x−2)th word line WL(x−2) when an xth word line WLx is used to perform a program operation;
(44) Step 1220: apply a second voltage V2 to an (x−1)th word line WL(x−1); and
(45) Step 1230: apply a third voltage V3 to an (x+1)th word line WL(x+1).
(46) Step 1210 to Step 1230 may be performed when the xth word line WLx is used to perform the program operation. In addition, when the xth word line WLx is used to perform the program operation, a fourth voltage V4 may be applied as show in
(47)
(48) Step 1310: apply a first voltage V71 to an (x+2)th word line WL(x+2) to the nth word line WLn when an xth word line WLx is used to perform a program operation;
(49) Step 1320: apply a second voltage V72 to an (x+1)th word line WL(x+1);
(50) Step 1330: apply a third voltage V73 to an (x−1)th word line WL(x−1);
(51) Step 1340: apply a fourth voltage V74 to the (m+1)th word line WL(m+1) to an (x−2)th word line WL(x−2); and
(52) Step 1350: apply a fifth voltage V75 to the (k+1)th word line WL(k+1) to the mth word line WLm.
(53) Step 1310 to Step 1350 may be performed when the xth word line WLx is used to perform the program operation. In addition, when the xth word line WLx is used to perform the program operation, a six voltage V76 may be applied as shown in
(54) In summary, by using a memory sectioned to have a plurality of portions and applying voltages to the word lines of the memory according to the portions, program disturbance and pass voltage disturbance may be reduced according to simulations and experiments. In addition, by using a same voltage source to apply a voltage to word lines of a same portion or word lines of different portions, less voltage sources may be required, and the area of system may be smaller. Hence, problems of the field can be reduced.
(55) Those skilled in the art will readily observe that numerous modifications and alterations of the device and method may be made while retaining the teachings of the present disclosure. Accordingly, the above disclosure should be construed as limited only by the metes and bounds of the appended claims.