STUD BUMP STRUCTURE FOR SEMICONDUCTOR PACKAGE ASSEMBLIES
20180005973 · 2018-01-04
Inventors
- Meng-Tse CHEN (Pingtung County, TW)
- Hsiu-Jen LIN (Hsinchu County, TW)
- Chih-Wei LIN (Hsinchu County, TW)
- Cheng-Ting CHEN (Taichung City, TW)
- Ming-Da CHENG (Jhubei City, TW)
- Chung-Shi LIU (Hsinchu City, TW)
Cpc classification
H01L2924/15787
ELECTRICITY
H01L2224/73204
ELECTRICITY
H01L2224/13076
ELECTRICITY
H01L21/4853
ELECTRICITY
H01L2924/00012
ELECTRICITY
H01L2224/131
ELECTRICITY
H01L2224/14179
ELECTRICITY
H01L2224/73204
ELECTRICITY
H01L2224/32225
ELECTRICITY
H01L2224/14136
ELECTRICITY
H01L23/49816
ELECTRICITY
H01L2224/131
ELECTRICITY
H01L2224/73104
ELECTRICITY
H01L2924/15787
ELECTRICITY
H01L2224/32225
ELECTRICITY
H01L2225/0651
ELECTRICITY
H01L2924/00
ELECTRICITY
H01L2924/00
ELECTRICITY
H01L2224/17135
ELECTRICITY
H01L2924/00014
ELECTRICITY
H01L2224/16225
ELECTRICITY
H01L2924/00014
ELECTRICITY
H01L2924/00012
ELECTRICITY
H01L2224/16225
ELECTRICITY
H01L2225/1058
ELECTRICITY
H01L24/73
ELECTRICITY
H01L2224/14135
ELECTRICITY
International classification
H01L23/498
ELECTRICITY
Abstract
A semiconductor package structure comprises a substrate, a die bonded to the substrate, and one or more stud bump structures connecting the die to the substrate, wherein each of the stud bump structures having a stud bump and a solder ball encapsulating the stud bump to enhance thermal dissipation and reduce high stress concentrations in the semiconductor package structure.
Claims
1.-16. (canceled)
17. A method of forming a stud bump structure in a package structure, comprising: providing a conductive wire; pressing one end of the conductive wire to a bond pad and melting the conductive wire end to form a stud bump on the bond pad; severing the other end of the conductive wire close above the stud bump; and soldering a solder ball to a top surface of the stud bump, the solder ball encapsulating the stud bump.
18. The method of forming a stud bump structure of claim 17, wherein the conductive wire comprises aluminum, aluminum alloy, copper, copper alloy, gold, or gold alloy.
19. The method of forming a stud bump structure of claim 17, wherein the pressing and melting the conductive wire to form a stud bump on the bond pad is performed by wire bonding tool.
20. The method of forming a stud bump structure of claim 17, wherein the pressing and melting the conductive wire to form a stud bump on the bond pad is performed by a stud bump bonder.
21. The method of forming a stud bump structure of claim 17, wherein the severing the other end of the conductive wire leaves a tail extending from the bond pad.
22. The method of forming a stud bump structure of claim 17, further comprising applying ultrasonic energy to form the stud bump.
23. The method of forming a stud bump structure of claim 17, wherein the stud bump is disposed at a corner of a die.
24. A method for forming a package structure, the method comprising: providing a die wherein the die has a first periphery region adjacent a first edge of the die and a second periphery region adjacent a second edge of the die opposing the first edge of the die, and a center region interposing the first and second periphery regions; providing a substrate; bonding the substrate and the die, wherein the bonding includes: determining a bonding design pattern based on a stress of the bonded substrate and die, wherein the bonding design pattern provides a plurality of stud bump structures disposed within the first periphery region and the second periphery region of the die and a plurality of conductive structures disposed in the center region of the die; according to the bonding design pattern, forming the plurality of stud bump structures connecting the die to the substrate, wherein each stud bump structure of the plurality of stud bump structures comprises a stud bump and a solder ball encapsulating the stud bump; and forming the plurality of conductive structures connecting the die to the substrate, wherein each of the conductive structures is free of an encapsulating configuration.
25. A method for forming a package structure of claim 24, further comprising: forming an underfill between the die and the substrate.
26. A method for forming a package structure of claim 24, wherein a conductive structure of the plurality of conductive structures is a copper pillar connecting the die to the substrate.
27. A method for forming a package structure of claim 24, wherein a conductive structure of the plurality of conductive structures is a solder bump connecting the die to the substrate.
28. A method for forming a package structure of claim 24, wherein a first one of the plurality of stud bump structures connects the die to the substrate at a first corner of the die in the first periphery region and a second one of the plurality of stud bump structures connects the die to the substrate at a second corner of the die in the second periphery region.
29. A method for forming a package structure of claim 24, wherein the forming the plurality of stud bump structures includes: pressing one end of a conductive wire to a bond pad and melting the conductive wire end to form the stud bump on the bond pad; severing the other end of the conductive wire close above the stud bump; and soldering the solder ball to a top surface of the stud bump, the solder ball encapsulating the stud bump.
30. A method, comprising: providing a surface of one of a die or a substrate, wherein the surface includes a plurality of bond pads; pressing a conductive wire onto a first bond pad of the plurality of bond pads, wherein the pressing includes melting an end of the conductive wire to form a stud bump; severing the conductive wire forming a tail on the stud bump; soldering a first solder ball onto the stud bump, the solder ball encapsulating the stud bump including the tail, wherein the first solder ball has an exposed curvilinear surface over the tail of the stud bump; and soldering a second solder bump onto a second bond pad of the plurality of bond pads wherein the second solder bump is free of an encapsulating configuration.
31. The method of claim 30, further comprising: forming a moulding material around the stud bump and the second solder bump.
32. The method of claim 30, wherein the conductive wire comprises aluminum, aluminum alloy, copper, copper alloy, gold, or gold alloy.
33. The method of claim 30, wherein the conductive wire comprises a lead-free conductor.
34. The method of claim 30, wherein the pressing the conductive wire includes introducing heat.
35. The method of claim 30, wherein the pressing the conductive wire includes introducing ultrasonic energy.
36. The method of claim 30, wherein the first bond pad is in a peripheral region of the surface and the second bond pad is in a center region of the surface.
Description
BRIEF DESCRIPTION OF DRAWINGS
[0007] Aspects of the present disclosure are best understood from the following detailed description when read with the accompanying figures. It is emphasized that, in accordance with the standard practice in the industry, various features are not drawn to scale. In fact, the dimensions of the various features may be arbitrarily increased or reduced for clarity of discussion.
[0008]
[0009]
[0010]
[0011]
[0012]
[0013]
[0014]
[0015]
[0016]
DETAILED DESCRIPTION
[0017] In the following description, specific details are set forth to provide a thorough understanding of embodiments of the present disclosure. However, one having an ordinary skill in the art will recognize that embodiments of the disclosure can be practiced without these specific details. In some instances, well-known structures and processes are not described in detail to avoid unnecessarily obscuring embodiments of the present disclosure.
[0018] Reference throughout this specification to “one embodiment” or “an embodiment” means that a particular feature, structure, or characteristic described in connection with the embodiment is included in at least one embodiment of the present disclosure. Thus, the appearances of the phrases “in one embodiment” or “in an embodiment” in various places throughout this specification are not necessarily all referring to the same embodiment. Furthermore, the particular features, structures, or characteristics may be combined in any suitable manner in one or more embodiments. It should be appreciated that the following figures are not drawn to scale; rather, these figures are merely intended for illustration.
[0019] Illustrated in
[0020] For applications in which more of a standoff is desirable to help compensate for thermal mismatch, in another embodiment a method allows for the stacking of one stud bump on top of another.
[0021] The method 2 includes a block 10, in which a solder ball is soldered onto a top surface of the stud bump, the solder ball encapsulating the stud bump. In
[0022] It is understood that additional processes may be performed before, during, or after the blocks 2-10 shown in
[0023] Inventive aspects of the present disclosure can be implemented in a variety of semiconductor package assemblies, such as flip chip, wafer level chip scale package, and package on package assemblies to enhance thermal dissipation and reduce high stress concentrations in the package assemblies.
[0024]
[0025]
[0026]
[0027] To further dissipate heat from first die 135 and/or second die 145 and enhance thermal dissipation, one or more stud bump structures 75b are attached to an underside of first substrate 130, according to another embodiment.
[0028] It is understood that some of the above figures have been simplified for a better understanding of the inventive concepts of the present disclosure. The specific features and materials that are described in the above figures are not intended to limit additional or alternative applications of the present disclosure.
[0029] It is further understood that
[0030] Advantages of one or more embodiments of the present disclosure may include one or more of the following.
[0031] In one or more embodiments, the thermal dissipation of the package structure is enhanced.
[0032] In one or more embodiments, the package structure is strengthened.
[0033] In one or more embodiments, cracks in solder balls or solder bumps caused by stress are reduced.
[0034] In one or more embodiments, the propagation of cracks that may form in solder balls or solder bumps is reduced, thus increasing the overall reliability of the package structure.
[0035] The present disclosure has described various exemplary embodiments. According to one embodiment, a package structure, includes a substrate, a die bonded to the substrate, and one or more stud bump structures connecting the die to the substrate, wherein each of the stud bump structures having a stud bump and a solder ball encapsulating the stud bump to enhance thermal dissipation and reduce high stress concentrations in the package structure.
[0036] According to another embodiment, a package on package structure, includes a first substrate, a first die bonded to the first substrate, a second substrate disposed over the first die and bonded to the first substrate, a second die bonded to the second substrate, and one or more first stud bump structures connecting the second substrate to the first substrate, wherein each of the first stud bump structures having a stud bump and a solder ball encapsulating the stud bump to enhance thermal dissipation and reduce high stress concentrations in the package on package structure.
[0037] According to yet another embodiment, a method of forming a stud bump structure in a package structure, includes providing a conductive wire, pressing one end of the conductive wire to a bond pad and melting the conductive wire end to form a stud bump on the bond pad, severing the other end of the conductive wire close above the stud bump, and soldering a solder ball to a top surface of the stud bump, the solder ball encapsulating the stud bump.
[0038] In the preceding detailed description, specific exemplary embodiments have been described. It will, however, be apparent to a person of ordinary skill in the art that various modifications, structures, processes, and changes may be made thereto without departing from the broader spirit and scope of the present disclosure. The specification and drawings are, accordingly, to be regarded as illustrative and not restrictive. It is understood that embodiments of the present disclosure are capable of using various other combinations and environments and are capable of changes or modifications within the scope of the claims.