MANUFACTURE OF GROUP IIIA-NITRIDE LAYERS ON SEMICONDUCTOR ON INSULATOR STRUCTURES
20180005815 · 2018-01-04
Inventors
Cpc classification
H01L29/7786
ELECTRICITY
H01L21/76254
ELECTRICITY
H01L21/0262
ELECTRICITY
International classification
H01L21/02
ELECTRICITY
H01L29/205
ELECTRICITY
C30B29/40
CHEMISTRY; METALLURGY
H01L29/778
ELECTRICITY
H01L33/00
ELECTRICITY
H01L29/20
ELECTRICITY
H01L29/66
ELECTRICITY
Abstract
A method is provided for forming Group IIIA-nitride layers, such as GaN, on substrates. The Group IIIA-nitride layers may be deposited on mesa-patterned semiconductor-on-insulator (SOI, e.g., silicon-on-insulator) substrates. The Group IIIA-nitride layers may be deposited by heteroepitaxial deposition on mesa-patterned semiconductor-on-insulator (SOI, e.g., silicon-on-insulator) substrates.
Claims
1. A method of forming a multilayer structure, the method comprising: forming a pattern comprising a plurality of mesa islands on a semiconductor-on-insulator structure, wherein the semiconductor-on-insulator structure comprises a single crystal semiconductor handle wafer, a dielectric layer in interfacial contact with the single crystal semiconductor handle wafer, and a single crystal semiconductor device layer in interfacial contact with the dielectric layer, and further wherein the pattern comprising the plurality of mesa islands is formed in the single crystal semiconductor device layer; and forming a Group IIIA-nitride layer on the plurality of mesa islands.
2. The method of claim 1 wherein the single crystal semiconductor handle wafer comprises two major, generally parallel surfaces, one of which is a front surface of the single crystal semiconductor handle wafer and the other of which is a back surface of the single crystal semiconductor handle wafer, a circumferential edge joining the front and back surfaces of the single crystal semiconductor handle wafer, a bulk region between the front and back surfaces, and a central plane of the single crystal semiconductor handle wafer between the front and back surfaces of the single crystal semiconductor handle wafer.
3. The method of claim 1 wherein the single crystal semiconductor handle wafer comprises a semiconductor material selected from the group consisting of silicon, silicon carbide, sapphire, and aluminum nitride.
4. (canceled)
5. The method of claim 1 wherein the dielectric layer comprises a material selected from the group consisting of silicon dioxide, silicon nitride, silicon oxynitride, hafnium oxide, titanium oxide, zirconium oxide, lanthanum oxide, barium oxide, and a combination thereof.
6. (canceled)
7. The method of claim 1 wherein the single crystal semiconductor device layer comprises a semiconductor material selected from the group consisting of silicon, silicon carbide, sapphire, and aluminum nitride.
8.-9. (canceled)
10. The method of claim 1 wherein the plurality of mesa islands are formed in the single crystal semiconductor device layer by removing a portion of the single crystal semiconductor device layer to thereby form a pattern comprising the plurality of mesa islands.
11. The method of claim 10 wherein mesa islands are interconnected by a bridge of semiconductor material.
12.-14. (canceled)
15. The method of claim 10 further comprising removing a portion of the dielectric layer to thereby form a pattern of support columns in the dielectric layer, wherein each support column supports a mesa island.
16. The method of claim 10 wherein the portion of the single crystal semiconductor device layer removed forms a pattern of mesa islands in the single crystal semiconductor device layer, each mesa island having a rectangular shape, and further wherein each side of the rectangular shape has a dimension between about 10 micrometers and about 10,000 micrometers.
17. (canceled)
18. The method of claim 16 wherein the portion of the single crystal semiconductor device layer removed forms a pattern of mesa islands in the single crystal semiconductor device layer, each mesa island having a rectangular shape, and further wherein each side of the rectangular shape has a dimension between about 1000 micrometers and about 10,000 micrometers.
19. The method of claim 16 wherein the portion of the single crystal semiconductor device layer removed forms a pattern of mesa islands in the single crystal semiconductor device layer, each mesa island having a rectangular shape, and further wherein each side of the rectangular shape has a dimension between about 10 micrometers and about 500 micrometers.
20. The method of claim 16 further comprising removing a portion of the dielectric layer to thereby form a pattern of support columns in the dielectric layer, wherein each support column supports a mesa island.
21. The method of claim 1 wherein an aluminum nitride layer is formed on the pattern comprising the plurality of mesa islands prior to forming the Group IIIA-nitride layer on the pattern comprising the plurality of mesa islands, wherein the Group IIIA-nitride layer is formed in interfacial contact with the aluminum nitride layer.
22. The method of claim 21 wherein an aluminum gallium nitride layer is formed on the aluminum nitride layer prior to forming the Group IIIA-nitride layer on the pattern comprising the plurality of mesa islands, wherein the Group IIIA-nitride layer is formed in interfacial contact with the aluminum gallium nitride layer.
23. The method of claim 1 wherein the Group IIIA-nitride layer is deposited by a method selected from the group consisting of metalorganic chemical vapor deposition (MOCVD), metalorganic vapor phase epitaxv (MOVPE), and molecular beam epitaxv (MBE).
24.-25. (canceled)
26. The method of claim 1 wherein the Group IIIA-nitride layer comprises gallium nitride.
27. The method of claim 1 wherein the Group IIIA-nitride layer has a thickness between about 500 nanometers and about 100 micrometers.
28. (canceled)
29. The method of claim 1 wherein the Group IIIA-nitride layer has a threading dislocation density between about 10.sup.6/cm.sup.2 and about 10.sup.9/cm.sup.2.
30. (canceled)
31. The method of claim 1 wherein quantum wells are formed in the Group IIIA-nitride layer formed on the pattern comprising the plurality of mesa islands.
32. The method of claim 31 wherein a P—GaN contact layer is grown on the quantum wells to thereby prepare a light emitting diode structure.
33. The method of claim 32 wherein a mesa island comprising the Group IIIA-nitride layer, the quantum wells, and the P—GaN contact layer are transferred onto a glass substrate.
34. The method of claim 1 wherein a lateral HEMT power device is formed in the Group IIIA-nitride layer.
35. The method of claim 1 wherein a mesa island comprising a portion of the single crystal semiconductor device layer and the Group IIIA-nitride layer is transferred to a carrier substrate.
36. The method of claim 35 wherein the carrier substrate is selected from the group consisting of a high resistivity single crystal silicon substrate, a polycrystalline silicon substrate, an aluminum nitride substrate, a sapphire substrate, a polycrystalline aluminum nitride substrate, a diamond substrate, and a diamond coated silicon wafer.
37. The method of claim 36 further comprising forming a layer of aluminum oxide (Al.sub.2O.sub.3) on the Group IIIA-nitride layer prior to transfer to the carrier substrate.
38. The method of claim 36 wherein the portion of the single crystal semiconductor device layer is removed
39. The method of claim 36 wherein the Group IIIA-nitride layer is thickened by deposition of additional Group IIIA-nitride.
40. The method of claim 39 wherein the Group IIIA-nitride layer is thickened by a method selected from the group consisting of metalorganic vapor phase epitaxy (MOVPE) and hydride vapor phase epitaxy (HVPE).
41. (canceled)
42. The method of claim 39 wherein the thickened Group IIIA-nitride layer is thickened to a thickness between about 2 micrometers and about 1000 micrometers
43. (canceled)
44. The method of claim 39 wherein a lateral HEMT power device is formed in the thickened Group IIIA-nitride layer.
45. A multilayer structure comprising: a single crystal semiconductor handle wafer comprising two major, generally parallel surfaces, one of which is a front surface of the single crystal semiconductor handle wafer and the other of which is a back surface of the single crystal semiconductor handle wafer, a circumferential edge joining the front and back surfaces of the single crystal semiconductor handle wafer, a bulk region between the front and back surfaces, and a central plane of the single crystal semiconductor handle wafer between the front and back surfaces of the single crystal semiconductor handle wafer; a dielectric layer in interfacial contact with a major surface of the single crystal semiconductor handle wafer; a single crystal semiconductor device layer in interfacial contact with the dielectric layer, the single crystal semiconductor device layer comprising a pattern comprising a plurality of mesa islands; and a Group IIIA-nitride layer on the mesa islands.
46. The multilayer structure of claim 45 wherein the single crystal semiconductor handle wafer comprises a semiconductor material selected from the group consisting of silicon, silicon carbide, sapphire, and aluminum nitride.
47. The multilayer structure of claim 45 wherein the dielectric layer comprises a material selected from the group consisting of silicon dioxide, silicon nitride, silicon oxynitride, hafnium oxide, titanium oxide, zirconium oxide, lanthanum oxide, barium oxide, and a combination thereof.
48. The multilayer structure of claim 45 wherein the dielectric layer comprises silicon dioxide.
49. The multilayer structure of claim 45 wherein the single crystal semiconductor device layer comprises a semiconductor material selected from the group consisting of silicon, silicon carbide, sapphire, and aluminum nitride.
50. The multilayer structure of claim 45 wherein the single crystal semiconductor device layer comprises single crystal silicon.
51. (canceled)
52. The multilayer structure of claim 45 wherein mesa islands are interconnected by a bridge of semiconductor material.
53. (canceled)
54. The multilayer structure of claim 45 wherein each mesa island within the pattern comprising a quadrilateral shape, and further wherein each side of the quadrilateral shape has a dimension between about 1000 micrometers and about 10,000 micrometers.
55.-56. (canceled)
57. The multilayer structure of claim 45 wherein each mesa island within the pattern comprising a rectangular shape, and further wherein each side of the rectangular shape has a dimension between about 1000 micrometers and about 10,000 micrometer.
58. (canceled)
59. The multilayer structure of claim 45 wherein the dielectric layer comprises support structures, each support structure supporting a mesa island in the single crystal semiconductor device layer.
60. The multilayer structure of claim 45 wherein an aluminum nitride layer is between the single crystal semiconductor device layer and the Group IIIA-nitride layer, wherein the Group IIIA-nitride layer is in interfacial contact with the aluminum nitride layer.
61. The multilayer structure of claim 60 wherein an aluminum nitride layer is in interfacial contact with the single crystal semiconductor device layer, an aluminum gallium nitride layer is in interfacial contact with the aluminum nitride layer, and the Group IIIA-nitride layer is in interfacial contact with the aluminum gallium nitride layer.
62. multilayer structure of claim 45 wherein the Group IIIA-nitride layer comprises gallium nitride.
63. The multilayer structure of claim 45 wherein the Group IIIA-nitride layer has a thickness between about 500 nanometers and about 100 micrometers.
64. (canceled)
65. The multilayer structure of claim 45 wherein the Group IIIA-nitride layer has a threading dislocation density between about 10.sup.6/cm.sup.2 and about 10.sup.9/cm.sup.2.
66. (canceled)
67. The multilayer structure of claim 45 further comprising quantum wells formed in the Group IIIA-nitride layer and a P—GaN contact layer.
68. The multilayer structure of claim 45 further comprising one or more components selected from a group consisting of a lateral HEMT power device, a lateral HEMT radiofrequency device, a light emitting diode and a laser diode.
69.-71. (canceled)
72. A multilayer structure comprising: a carrier substrate; an interfacial bonding layer; and a Group IIIA-nitride layer, the Group IIIA-nitride layer having a thickness between about 500 nanometers and about 2000 micrometers.
73.-74. (canceled)
75. The multilayer structure of claim 72 comprising threading dislocations at a threading dislocation density between about 10.sup.6/cm.sup.2 and about 10.sup.9/cm.sup.2.
76. (canceled)
77. The multilayer structure of claim 72 wherein the Group IIIA-nitride layer has a thickness between about 100 micrometers and about 1000 micrometers.
78. (canceled)
79. The multilayer structure of claim 77 comprising threading dislocations at a threading dislocation density less than about 10.sup.6/cm.sup.2.
80. (canceled)
81. The multilayer structure of claim 72 wherein the carrier substrate is selected from the group consisting of sapphire and polycrystalline aluminum nitride.
82. The multilayer structure of claim 72 wherein the carrier substrate is selected from the group consisting of diamond and diamond coated silicon.
83. The multilayer structure of claim 72 further comprising quantum wells formed in the Group IIIA-nitride layer and a P—GaN contact layer.
84. The multilayer structure of claim 72 further comprising one or more components selected from a group consisting of a lateral HEMT power device, a lateral HEMT radiofrequency device, a light emitting diode and a laser diode.
85. (canceled)
86. (canceled)
87. (canceled)
88. The multilayer structure of claim 72 further comprising components of a vertical gallium nitride-on-gallium nitride high voltage power device.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
[0023]
[0024]
[0025]
[0026]
[0027]
[0028]
[0029]
DETAILED DESCRIPTION OF THE EMBODIMENT(S) OF THE INVENTION
[0030] According to the present invention, a method is provided for forming a Group IIIA-nitride layer, such as a layer comprising GaN, on a substrate. In some embodiments, the Group IIIA-nitride layer (e.g., a GaN layer) is deposited on a mesa-patterned semiconductor-on-insulator (SOI, e.g., silicon-on-insulator) substrate. In some embodiments, the Group IIIA-nitride layer may be deposited by heteroepitaxial deposition on mesa-patterned semiconductor-on-insulator (SOI, e.g., silicon-on-insulator) substrates. More particularly, a semiconductor-on-insulator structure is prepared to comprise a pattern comprising a plurality of mesa islands. The pattern comprising the plurality of mesa islands is formed in the single crystal semiconductor device layer (e.g., a single crystal silicon device layer) of the SOI substrate. In the context of the present disclosure, reference to “device layer” is to the layer of semiconductor material (typically single crystal silicon) on an SOI substrate that results from a conventional layer transfer process used to form a SOI structure. Stated another way, an SOI structure comprises a handle wafer, a dielectric layer (typically a buried oxide layer, or BOX), and a device layer, and it is formed by conventional layer transfer using a handle wafer and a donor wafer. The device layer is derived from a single crystal semiconductor donor wafer. A “device layer” in the context of this disclosure does not necessarily refer to the semiconductor material in which a device may be formed. Rather, in the context of this disclosure, devices are generally formed in the Group IIIA-nitride layers formed by the method of the present invention. The Group IIIA-nitride layer may be formed on the mesa islands formed in the single crystal semiconductor device layer of an SOI substrate.
[0031] In some embodiments, a buffer layer may be formed on the plurality of mesa islands formed in the single crystal semiconductor device layer. The Group IIIA-nitride layer may be formed on the buffer layer formed on the mesa islands. In the context of the present invention, a mesa island formed in the single crystal semiconductor device layer (e.g., a single crystal silicon device layer) comprises a flat surface for deposition of a Group IIIA-nitride. Essentially perpendicular to the deposition surface are sidewalls that define the contours of the mesa islands. The mesa islands are supported by the dielectric layer of the semiconductor-on-insulator structure.
[0032] In some embodiments, the dielectric layer is modified by removing a portion thereof, leaving support columns underneath the mesa islands. In some embodiments, therefore, the pattern of semi-floating, floating, or combinations of floating and semi-floating single crystal semiconductor mesa islands is supported by the supporting columns derived from the dielectric layer. In the context of the present invention, a pattern of semi-floating islands comprises interconnection or bridging between islands. See, e.g.,
[0033] In some embodiments, devices may be manufactured directly in the Group IIIA-nitride layer formed on the pattern of mesa islands. In some embodiments, the Group IIIA-nitride layer grown on the pattern comprising a plurality of mesa islands may be transferred to a dissimilar carrier substrate, and the Group IIIA-nitride layer may undergo further growth prior to manufacture of devices in the Group IIIA-nitride layer. In some embodiments, GaN templates grown on the SOI structure are ready to be transferred to a dissimilar carrier substrate. The method enables the transfer of a Group IIIA-nitride layer to a dissimilar carrier substrate at low cost. In some embodiments, after the Group IIIA-nitride layer is transferred to the dissimilar carrier substrate, it may be thickened. In some embodiments, the thickening technique comprises epitaxial deposition. Devices may be fabricated in the thickened Group IIIA-nitride layer. In some embodiments, the method of the present invention enables manufacture of devices that can currently be made only on bulk GaN such as vertical GaN on GaN high voltage power device, GaN on GaN LEDs, and laser diodes.
1. Semiconductor-on-Insulator Substrate
[0034] The substrates for use in the present invention are semiconductor-on-insulator structures, e.g., a silicon-on-insulator structure. See
[0035] In general, the single crystal semiconductor handle wafer 12 and single crystal semiconductor donor wafer (the device layer 16 is derived from the donor wafer in SOI manufacture) comprise two major, generally parallel surfaces. One of the parallel surfaces is a front surface of the wafer, and the other parallel surface is a back surface of the wafer. Wafers comprise a circumferential edge joining the front and back surfaces, and a central plane between the front and back surfaces. Wafers additionally comprise an imaginary central axis perpendicular to the central plane and a radial length that extends from the central axis to the circumferential edge. In addition, because wafers, e.g., silicon wafers, typically have some total thickness variation (TTV), warp, and bow, the midpoint between every point on the front surface and every point on the back surface may not precisely fall within a plane. As a practical matter, however, the TTV, warp, and bow are typically so slight that to a close approximation the midpoints can be said to fall within an imaginary central plane which is approximately equidistant between the front and back surfaces.
[0036] With reference still to
[0037] The semiconductor handle wafer 12 and the device layer 16 may comprise single crystal semiconductor material. In some embodiments, the semiconductor material may be selected from the group consisting of silicon, silicon carbide, sapphire, and aluminum nitride. In some embodiments, the semiconductor may comprise silicon or sapphire. The handle wafer 12 and the device layer 14 may comprise the same semiconductor material, or they may be different. In view thereof, SOI structures 16 may comprise, e.g., silicon-on-insulator, sapphire-on-insulator, aluminum nitride-on-insulator, and other combinations. The semiconductor-on-insulator structures 16 typically have a nominal diameter of at least about 150 mm, at least about 200 mm, at least about 300 mm, or at least about 450 mm. Thicknesses may vary from about 250 micrometers to about 1500 micrometers, such as between about 300 micrometers and about 1000 micrometers, suitably within the range of about 500 micrometers to about 1000 micrometers.
[0038] In particularly preferred embodiments, the semiconductor on insulator structures 10 are prepared from handle wafers and donor wafers that are single crystal silicon wafers which have been sliced from a single crystal ingot grown in accordance with conventional Czochralski crystal growing methods or float zone growing methods. Such methods, as well as standard silicon slicing, lapping, etching, and polishing techniques are disclosed, for example, in F. Shimura, Semiconductor Silicon Crystal Technology, Academic Press, 1989, and Silicon Chemical Etching, (J. Grabmaier ed.) Springer-Verlag, N.Y., 1982 (incorporated herein by reference). Preferably, the wafers are polished and cleaned by standard methods known to those skilled in the art. See, for example, W. C. O'Mara et al., Handbook of Semiconductor Silicon Technology, Noyes Publications. If desired, the wafers can be cleaned, for example, in a standard SC1/SC2 solution. In some embodiments, the single crystal silicon wafers of the present invention are single crystal silicon wafers which have been sliced from a single crystal ingot grown in accordance with conventional Czochralski (“Cz”) crystal growing methods, typically having a nominal diameter of at least about 150 mm, at least about 200 mm, at least about 300 mm, or at least about 450 mm. Preferably, both the single crystal silicon handle wafer and the single crystal silicon donor wafer have mirror-polished front surface finishes that are free from surface defects, such as scratches, large particles, etc. Wafer thickness may vary from about 250 micrometers to about 1500 micrometers, such as between about 300 micrometers and about 1000 micrometers, suitably within the range of about 500 micrometers to about 1000 micrometers. In some specific embodiments, the wafer thickness may be about 725 micrometers.
[0039] In some embodiments, the single crystal semiconductor wafers, i.e., handle wafer and donor wafer, comprise interstitial oxygen in concentrations that are generally achieved by the Czochralski-growth method. In some embodiments, the semiconductor wafers comprise oxygen in a concentration between about 4 PPMA and about 18 PPMA. In some embodiments, the semiconductor wafers comprise oxygen in a concentration between about 10 PPMA and about 35 PPMA. In some embodiments, the single crystal silicon handle wafer comprises oxygen in a concentration of no greater than about 10 PPMA. Interstitial oxygen may be measured according to SEMI MF 1188-1105.
[0040] The single crystal silicon handle wafer 12 may have any of (100), (110), or (111) crystal orientation. The crystal orientation of the handle wafer 12 is often not critical since the handle wafer 12 is often not a part of the finished device. In some embodiments, the single crystal silicon donor wafer has a (111) crystal orientation. Accordingly and again with reference to
[0041] In some embodiments, the single crystal semiconductor handle wafer 12, such as a single crystal silicon handle wafer, and/or the semiconductor device layer 16, e.g., a single crystal silicon device layer, has a relatively high minimum bulk resistivity. High resistivity wafers are generally sliced from single crystal ingots grown by the Czochralski method or float zone method. Cz-grown silicon wafers may be subjected to a thermal anneal at a temperature ranging from about 600° C. to about 1000° C. in order to annihilate thermal donors caused by oxygen that are incorporated during crystal growth. In some embodiments, the single crystal semiconductor handle wafer has a minimum bulk resistivity of at least 10 Ohm-cm, at least 100 Ohm-cm, at least about 500 Ohm-cm, at least about 1000 Ohm-cm, or even at least about 3000 Ohm-cm, such as between about 100 Ohm-cm and about 100,000 Ohm-cm, or between about 500 Ohm-cm and about 100,000 Ohm-cm, or between about 1000 Ohm-cm and about 100,000 Ohm-cm, or between about 500 Ohm-cm and about 10,000 Ohm-cm, or between about 750 Ohm-cm and about 10,000 Ohm-cm, between about 1000 Ohm-cm and about 10,000 Ohm-cm, between about 2000 Ohm-cm and about 10,000 Ohm-cm, between about 3000 Ohm-cm and about 10,000 Ohm-cm, or between about 3000 Ohm cm and about 5,000 Ohm-cm. Methods for preparing high resistivity wafers are known in the art, and such high resistivity wafers may be obtained from commercial suppliers, such as SunEdison Semiconductor Ltd. (St. Peters, Mo.; formerly MEMC Electronic Materials, Inc.).
[0042] To form the semiconductor-on-insulator structure 10, the single crystal semiconductor handle wafer 12 is bonded to a single crystal semiconductor donor wafer, e.g., a single crystal semiconductor donor wafer, which is prepared according to conventional layer transfer methods. That is, the single crystal semiconductor donor wafer may be subjected to standard process steps including oxidation, implant, and post implant cleaning. Accordingly, a single crystal semiconductor donor wafer of a material that is conventionally used in preparation of multilayer semiconductor structures, e.g., a single crystal silicon donor wafer, that has been etched and polished and oxidized, is subjected to ion implantation to form a damage layer in the donor substrate.
[0043] The handle wafer and donor wafer are brought into intimate contact to thereby form a bonded structure. Since the mechanical bond is relatively weak, the bonded structure is further annealed by conventional methods to solidify the bond between the donor wafer and the handle wafer. After the thermal anneal, the bond between the wafers is strong enough to initiate layer transfer via cleaving the bonded structure at the cleave plane. Cleaving may occur according to techniques known in the art. With reference to
[0044] With reference again to
[0045] The single crystal semiconductor device layer 16, e.g., a single crystal silicon device layer, may have a thickness between about 1 nanometer and about 500 nanometers, such as between about 5 nanometers and about 100 nanometers. Again, the SOI structure 10 preferably comprises a device layer 16 having Si (111) crystal orientation in order to obtain high quality epitaxial growth of Group IIIA-nitride materials.
2. Forming Mesa Islands in the Device Layer of a Semiconductor-on-Insulator Substrate
[0046] According to the method of the present invention, and with reference to
[0047] In some embodiments of the mesa patterning, floating mesa islands, i.e., mesa islands with no interconnecting bridges of semiconductor material, are not preferred because it is preferable to maximize the lateral dimension of the islands. Moreover, interconnection or bridging between islands helps overcome gravity induced layer collapse. In some preferred embodiments, the portion of the single crystal semiconductor device layer 16 removed to form a pattern of mesa islands 18 in the single crystal semiconductor device layer leaves a pattern in which each mesa island has a quadrilateral shape, e.g., square, rectangle, rhombus, parallelogram, etc., when viewed from the top. See, e.g.,
[0048] In some embodiments, the portion of the single crystal semiconductor device layer 16 (
[0049] After removing a portion of the single crystal semiconductor device layer 16 to reveal a pattern of mesa islands 18 (e.g., rectangular islands on the buried oxide layer) in the device layer as depicted in
[0050] In some embodiments, prior to deposition of the Group IIIA nitride layer, the SOI substrate 10 comprising the pattern of mesa islands 18 may be cleaned. For example, in some embodiments, the SOI substrate 10 may be baked in a hydrogen atmosphere at a temperature between about 900° C. and about 1100° C. These baking conditions may be suitable to clean residue trace oxide on the silicon device layer comprising the mesa islands.
3. Deposition of Buffer Layer on Mesa Islands
[0051] In some embodiments, prior to deposition of the Group IIIA nitride layer, a buffer layer may be optionally deposited on the pattern of mesa islands 18 formed in the single crystal semiconductor device layer of the SOI substrate 10. The buffer layer may comprise an aluminum nitride layer formed on the pattern comprising the plurality of mesa islands 18. In some embodiments, an aluminum nitride layer may be deposited by metalorganic chemical vapor phase deposition (MOCVD) or metalorganic vapor phase epitaxy (MOVPE), generally at a temperature between 800-1100° C. Molecular beam epitaxy is also an option for AlN deposition. Deposition instrumentation is available commercially from manufacturers such as Aixtron and Vecco. The aluminum nitride layer may be deposited to a thickness between about 1 nanometer and about 500 nanometers, such as between about 10 nanometers and about 100 nanometers. The buffer layer may comprise an aluminum gallium nitride layer formed on the pattern comprising the plurality of mesa islands. In general, aluminum gallium nitride may be deposited by metalorganic chemical vapor phase deposition (MOCVD) or metalorganic vapor phase epitaxy (MOVPE), generally at a temperature between 800-1100° C. The aluminum gallium nitride layer may be deposited to a thickness between about 1 nanometer and about 500 nanometers, such as between about 10 nanometers and about 100 nanometers. In some embodiments, the buffer layer may comprise an aluminum gallium nitride layer formed on an aluminum nitride layer prior to forming the Group IIIA-nitride layer on the pattern comprising the plurality of mesa islands.
4. Deposition of Group IIIA-Nitride Layer on Mesa Islands
[0052] With reference now to
[0053] The Group IIIA-nitride layer deposited according to the method of the present invention may have a threading dislocation density between about 10.sup.6/cm.sup.2 and about 10.sup.9/cm.sup.2, such as between about 10.sup.7/cm.sup.2 and about 10.sup.8/cm.sup.2. In some embodiments of the present invention, the Group IIIA-nitride layer may be deposited to a thickness such that the threading dislocation density is less than about 10.sup.6/cm.sup.2, such as between about 10.sup.3/cm.sup.2 and about 10.sup.6/cm.sup.2, or between about 10.sup.3/cm.sup.2 and about 10.sup.5/cm.sup.2. The method of the present invention enables the growth of thick GaN layers without cracking. It is known that threading dislocation density (TDD) (Kapper, J C G, 300, 70 (2007) is dependent upon the thickness of the Group IIIA nitride layer. According to the method of the present invention, thick GaN layers can be grown, leading to reduced TDDs. However, GaN epi layer thickness from conventional GaN growth on blanket substrates is constrained by layer cracking due to CTE (coefficient of thermal expansion) mismatch between GaN and the substrate, which is generally below 5 um along with threading dislocation density of about 10.sup.8/cm.sup.2. The method of the present invention overcomes CTE constraints by GaN growth on mesa islands. Therefore, GaN layer thickness can be extended to 10 um and above, even as thick as 100 micrometers or more, which leads to substantially reduced threading dislocation density.
[0054] Additional defect engineering can be applied to reduce the threading dislocations, such as in-situ SiNx nanopatterning. See Kapper, JCG, 300, 70 (2007) and U.S. Pat. No. 7,708,832B2. Nanopatterning involves the use of dielectrics (such as Si.sub.3N.sub.4) to block or terminate threading dislocations on the growth front surface of GaN layer. As the dielectric is thin (˜1 nm), it has pinholes that provide access to the underlying GaN epi layer in the subsequent epitaxial growth. Epitaxial lateral growth above the dielectric mask promotes the formation of a continuous layer. See Kapper. The dielectric mask can be formed in the MOCVD reactor (in-situ) or by other deposition techniques, such as CVD, ALD, etc. The dielectric mask layer can be Si.sub.3N.sub.4, SiO.sub.2, or other oxide.
5. Device Structures Manufactured in the Group IIIA-Nitride Layer
[0055] In some embodiments and with reference to
[0056] In some embodiments and with reference to
[0057] Another advantage of the present invention is that it provides the option to transfer the high-quality Group IIIA nitride layer (e.g., a GaN layer deposited by epitaxial deposition) to another carrier substrate that is engineered to cater for the device application. For example, an insulating or semi-insulating or high resistivity carrier substrate, such as sapphire or polycrystalline AlN, is used for an HEMT radio frequency (RF) devices built in GaN layers to minimize the RF loss and signal distortion. HEMT RF devices comprise similar structures to HEMT power devices, but they operate at lower voltages. The RF HEMT structure is a lateral one like the high voltage (600V) power device. Because voltage requirement is much lower (<100V) the GaN layer may not be as thick as for a power device, but otherwise the layer structure and sequence is typically the same. These devices are built on semi-insulating substrates to avoid substrate coupling in high frequency signal, in the Nitronex GaN/Si(111) case high resistivity silicon (>1000 ohm-cm). A highly conductive carrier substrate, such as diamond or diamond coated Si, can be used for power HEMT devices to facilitate heating dissipation.
[0058] In some embodiments, the structure as depicted in
[0059] In some embodiments, a thin interfacial bonding layer 210 is deposited on the layer of Group IIIA-nitride 208. In some embodiments, the thin interfacial bonding layer 210 comprises between about 1 nanometer and about 5 nanometers of aluminum oxide (Al.sub.2O.sub.3). The interfacial bonding layer 210 may be deposited by atomic layer deposition or molecular beam epitaxy.
[0060] After deposition of the interfacial bonding layer 210, the layer may be activated for bonding by oxygen or nitrogen plasma activation. In some embodiments, the oxygen plasma surface activation tool is a commercially available tool, such as those available from EV Group, such as EVG®810LT Low Temp Plasma Activation System. The optionally cleaned single crystal semiconductor donor wafer is loaded into the chamber. The chamber is evacuated and backfilled with O.sub.2 to a pressure less than atmospheric to thereby create the plasma. The SOI multilayer structure 200 is exposed to this plasma for the desired time, which may range from about 1 second to about 120 seconds. Oxygen plasma surface oxidation is performed in order to render the front surface of the interfacial bonding layer 210 hydrophilic and amenable to bonding to a single crystal semiconductor handle substrate prepared according to the method described above.
[0061] With reference now to
[0062] According to the process of the present invention, the dielectric layer 204 is etched away to remove the dielectric layer and the single crystal silicon handle substrate 202. In some embodiments, the dielectric layer is etched by immersing the bonded structure in an etchant solution comprising 1-10% HF. Once the remaining dielectric layer is completed etched, the pattern of mesa islands 206 and the layer of Group IIIA-nitride 208 are released from the single crystal silicon handle substrate 202 substrate and are transferred to the carrier substrate 220. At the interface of the Group IIIA-nitride layer 208 and the carrier substrate 220, the interfacial bonding layer 210 is partially etched and weakens the bonding strength, which accommodates any potential thermal stress in the subsequent Group IIIA-nitride thickening process.
[0063] According to the process of the present invention, the mesa islands formed in the single crystal semiconductor donor layer 206 are next removed to thereby prepare the structure 230 shown in
[0064] In some embodiments and with Reference to
[0065] In some embodiments, the thickened Group IIIA nitride layer, e.g., GaN layer, may be doped during the growth process. In some embodiments, the Group IIIA-nitride layer may be doped with an N type dopant, such as silicon Si, germanium Ge, sulfur S, selenium Se, and tin Sn. Suitable precursors that may be incorporated into the gas recipe during layer growth in order to dope the layer with an N type dopant may include SiH.sub.4, GeH.sub.4, H.sub.2S, H.sub.2Se, and (C.sub.2H.sub.5)Sn. In some embodiments, the Group IIIA-nitride layer may be doped with a P type dopant, such as Mg or Zn. Suitable precursors that may be incorporated into the gas recipe during layer growth in order to dope the layer with an N type dopant may include Magnesium bis(cyclopentadienyl), diethyl zinc, and dimethyl zinc. In some embodiments, the thickened Group IIIA nitride layer, e.g., GaN layer, can be doped with silicon. In some embodiments, SiH.sub.4 gas may be added to the gas recipe during the Group IIIA-nitride layer thickening process in order to dope the layer with Si. In some embodiments, SiH.sub.4 gas may be added during GaN layer thickening in order to dope the GaN layer with Si. The inclusion of SiH.sub.4 during Group IIIA-nitride layer thickening may result in doping the layer with Si to thereby prepare n type Group IIIA-nitride layer. The inclusion of SiH.sub.4 during GaN layer thickening may result in doping the layer with Si to thereby prepare N type GaN layer. The dopant concentration may range from about 1×10.sup.15 dopant atoms/cm.sup.3 to about 5×10.sup.20 dopant atoms/cm.sup.3. In some embodiments to prepare N− Group IIIA-nitride layers, the concentration of Si dopant may range from about 1×10.sup.15 dopant atoms/cm.sup.3 to about 3×10.sup.17 dopant atoms/cm.sup.3, such as from about 1×10.sup.16 dopant atoms/cm.sup.3 to about 3×10.sup.16 dopant atoms/cm.sup.3. In some embodiments to prepare N+ Group IIIA-nitride layers, the concentration of Si dopant may range from about 1×10.sup.18 dopant atoms/cm.sup.3 to about 5×10.sup.20 dopant atoms/cm.sup.3, such as from about 1×10.sup.19 dopant atoms/cm.sup.3 to about 3×10.sup.20 dopant atoms/cm.sup.3. In some embodiments, e.g., embodiments wherein the Group IIIA-nitride layer's intended use is for a vertical gallium nitride-on-gallium nitride high voltage power devices, the dopant level may be varied during the growth of the thickened Group IIIA-nitride layer. Varying the dopant level enables the growth of Group IIIA-nitride layer having multiple layers of different dopant concentration. In some embodiments, the Group IIIA-nitride layer may first be doped with N− dopant, such as Si, to a dopant level from about 1×10.sup.15 dopant atoms/cm.sup.3 to about 3×10.sup.17 dopant atoms/cm.sup.3, such as from about 1×10.sup.16 dopant atoms/cm.sup.3 to about 3×10.sup.16 dopant atoms/cm.sup.3, which is followed by the formation of an N+ layer by increasing the dopant level to between about 1×10.sup.18 dopant atoms/cm.sup.3 to about 5×10.sup.20 dopant atoms/cm.sup.3, such as from about 1×10.sup.19 dopant atoms/cm.sup.3 to about 3×10.sup.20 dopant atoms/cm.sup.3.
[0066] Multilayer structures 230 comprising the carrier substrate 220, the interfacial bonding layer 210, and the thickened Group IIIA-nitride layer 208, as depicted in
[0067] In some embodiments, multilayer structures 230 comprising carrier substrate 220, the interfacial bonding layer 210, and the thickened Group IIIA-nitride layer 208, as depicted in
[0068] The present invention therefor provides high quality thick Group IIIA-nitride layers, suitably GaN layers, without cracks. The Group IIIA-nitride layers can be deposited to thicknesses of at least 500 nanometers, and can be grown up to 1000 micrometers thick. The method of the present invention minimizes residual stress in GaN layer, thereby reducing the impact of stress on device performance. The technique is suitably scaled to large wafer size up to 200 mm and beyond. The method of the present invention provides layer transfer options. Eliminates the potential harm on RF and power device from the conductive layer between the AlN seed layer and the Si substrate due to the autodoping of Al in Si. The method of the present invention enables the integration of optoelectronic device with CMOS devices on Si substrates. The method of the present invention improves GaN quality to boost the performance of LED, RF, Power devices.
[0069] Having described the invention in detail, it will be apparent that modifications and variations are possible without departing from the scope of the invention defined in the appended claims.
[0070] As various changes could be made in the above compositions and processes without departing from the scope of the invention, it is intended that all matter contained in the above description be interpreted as illustrative and not in a limiting sense.
[0071] When introducing elements of the present invention or the preferred embodiment(s) thereof, the articles “a,” “an,” “the,” and “said” are intended to mean that there are one or more of the elements. The terms “comprising,” “including,” and “having” are intended to be inclusive and mean that there may be additional elements other than the listed elements.