Semiconductor device and method of generating power on reset signal
10771051 ยท 2020-09-08
Assignee
Inventors
Cpc classification
G06F1/3209
PHYSICS
G06K19/0717
PHYSICS
H03K17/22
ELECTRICITY
G06F1/28
PHYSICS
H03K17/94
ELECTRICITY
G06K19/0701
PHYSICS
G06K19/0715
PHYSICS
International classification
H03K17/22
ELECTRICITY
H03K17/94
ELECTRICITY
Abstract
A semiconductor device and a method of generating a power on reset signal that can reliably perform power on reset on an internal circuit and subsequently cancel the reset state regardless of environmental temperature are provided. The semiconductor device according to the disclosure includes: a voltage divider circuit dividing a power supply voltage to obtain first and second voltages having different voltage values; a first transistor receiving the first voltage at the control electrode to generate a first current; a second transistor receiving the second voltage at the control electrode to generate a second current; a current comparing part comparing the first and second currents to generate a current comparison result signal representing a comparison result; and a reset signal generating part generating a power on reset signal having a first level that prompts reset or a second level that prompts reset cancelation based on the current comparison result signal.
Claims
1. A semiconductor device, comprising: a voltage divider circuit dividing a power supply voltage to obtain a first voltage and a second voltage having voltage values different from each other; a first transistor receiving the first voltage at a control electrode to generate a first current; a second transistor receiving the second voltage at a control electrode to generate a second current, wherein the first transistor and the second transistor are metal oxide semiconductor (MOS) transistors that have aspect ratios different from each other when a ratio of a gate width to a gate length (gate width/gate length) is set as the aspect ratio; a current comparing part comparing the first current and the second current to generate a current comparison result signal representing a comparison result; and a reset signal generating part generating a power on reset signal having a first level that prompts reset or a second level that prompts reset cancelation based on the current comparison result signal, wherein the current comparing part comprises: a third transistor having a gate connected to the gate of the second transistor and causing a current corresponding to the second current to flow to a first node; a current mirror circuit copying the current flowing to the first node and causing the copied current to flow to a second node; and a fourth transistor having a gate connected to the gate of the first transistor and drawing a current corresponding to the first current from the second node, wherein the current comparing part supplies a signal representing a voltage of the second node as a signal level as the current comparison result signal to the reset signal generating part, and the reset signal generating part comprises at least one inverter that outputs a signal obtained by inverting a phase of the current comparison result signal or inverting a phase of the signal with an inverted phase as the power on reset signal.
2. The semiconductor device according to claim 1, wherein the first voltage is higher than the second voltage, and the aspect ratio of the first transistor is less than the aspect ratio of the second transistor.
3. The semiconductor device according to claim 1, wherein the voltage divider circuit comprises: a first resistor receiving the power supply voltage at one end and obtaining a voltage at an other end as the first voltage; and a second resistor having one end connected to the other end of the first resistor and obtaining a voltage at an other end as the second voltage, wherein the first resistor has a resistance value that causes the first transistor and the second transistor to operate in a weak inversion region.
4. The semiconductor device according to claim 1, wherein the first transistor receives the first voltage at a gate and a drain of the first transistor and generates a drain current corresponding to the first voltage as the first current, and the second transistor receives the second voltage at a gate and a drain of the second transistor and generates a drain current corresponding to the second voltage as the second current.
5. The semiconductor device according to claim 1, the reset signal generating part comprises: a first inverter outputting a signal obtained by inverting a phase of the current comparison result signal; and a second inverter outputting a signal obtained by inverting a phase of the signal outputted from the first inverter as the power on reset signal.
6. A semiconductor device according to claim 1, comprising: a voltage divider circuit dividing a power supply voltage to obtain a first voltage and a second voltage having voltage values different from each other; a first transistor receiving the first voltage at a control electrode to generate a first current; a second transistor receiving the second voltage at a control electrode to generate a second current, wherein the first transistor and the second transistor are bipolar transistors having emitter areas different from each other; a current comparing part comparing the first current and the second current to generate a current comparison result signal representing a comparison result; and a reset signal generating part generating a power on reset signal having a first level that prompts reset or a second level that prompts reset cancelation based on the current comparison result signal, wherein the current comparing part comprises: a third transistor having a base connected to the base of the second transistor and causing a current corresponding to the second current to flow to a first node; a current mirror circuit copying the current flowing to the first node and causing the copied current to flow to a second node; and a fourth transistor having a base connected to the base of the first transistor and drawing a current corresponding to the first current from the second node, wherein the current comparing part supplies a signal representing a voltage of the second node as a signal level as the current comparison result signal to the reset signal generating part, and the reset signal generating part comprises at least one inverter that outputs a signal obtained by inverting a phase of the current comparison result signal or inverting a phase of the signal with an inverted phase as the power on reset signal.
7. The semiconductor device according to claim 6, wherein the first voltage is higher than the second voltage, and the emitter area of the first transistor is smaller than the emitter area of the second transistor.
8. The semiconductor device according to claim 6, wherein the voltage divider circuit comprises: a first resistor receiving the power supply voltage at one end and obtaining a voltage at an other end as the first voltage; and a second resistor having one end connected to the other end of the first resistor and obtaining a voltage at an other end as the second voltage.
9. The semiconductor device according to claim 6, wherein the first transistor receives the first voltage at a base and a collector of the first transistor and generates a collector current corresponding to the first voltage as the first current, and the second transistor receives the second voltage at a base and a collector of the second transistor and generates a collector current corresponding to the second voltage as the second current.
10. The semiconductor device according to claim 6, wherein the reset signal generating part comprises: a first inverter outputting a signal obtained by inverting a phase of the current comparison result signal; and a second inverter outputting a signal obtained by inverting a phase of the signal outputted from the first inverter as the power on reset signal.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
(1)
(2)
(3)
(4)
(5)
(6)
(7)
(8)
(9)
DESCRIPTION OF THE EMBODIMENTS
(10) The disclosure provides a semiconductor device and a method of generating a power on reset signal that can reliably perform power on reset on the internal circuit and subsequently cancel the reset state regardless of the environmental temperature.
(11) In the disclosure, the power on reset signal, which has the first level that prompts reset when the voltage value of the power supply voltage is lower than the predetermined threshold voltage, and has the second level that prompts reset cancelation when the voltage value is equal to or higher than the threshold voltage, is generated as follows.
(12) In other words, among the first and second voltages having different voltage values obtained by dividing the power supply voltage, the first voltage is supplied to the control electrode (gate, base) of the first transistor, and the second voltage is supplied to the control electrode of the second transistor. Then, the first current generated by the first transistor and the second current generated by the second transistor are compared with each other. Here, if the aspect ratios (or emitter area ratios) of the first and second transistors are different from each other, at the time of rise (or fall) of the power supply voltage, the relationship between the first current and the second current described above is inverted with the predetermined threshold voltage as the boundary.
(13) Therefore, the power on reset signal having the first level that prompts reset or the second level that prompts reset cancelation is generated based on the comparison result obtained by comparing the first current and the second current as described above.
(14) According to the configuration, when the first current and the second current are equal, the power on reset signal transitions from the first level to the second level or from the second level to the first level. Thus, the voltage value of the power supply voltage at the time when the first current and the second current are equal is the threshold voltage, which serves as the condition for switching the level of the power on reset signal.
(15) The voltage value of the power supply voltage in the case where the first current and the second current are equal depends on the gate-source voltage (or base-emitter voltage) of the transistor and the thermal voltage. In this case, the gate-source voltage (or base-emitter voltage) of the transistor has a negative temperature characteristic, and the thermal voltage has a positive temperature characteristic. Therefore, the temperature fluctuation is canceled out by the temperature fluctuation occurring in the gate-source voltage (or base-emitter voltage) of the transistor and the temperature fluctuation occurring in the thermal voltage. As a result, the temperature fluctuation that occurs in the threshold voltage is suppressed.
(16) Thus, according to the disclosure, it is possible to reliably perform power on reset on the internal circuit and subsequently cancel the reset state regardless of the environmental temperature.
(17)
(18) The RFID tag 100 receives wireless power supply from a reader/writer 200 and performs short-range wireless communication with the reader/writer 200.
(19) As shown in
(20) The antenna 20 receives a radio wave for power supply transmitted from the reader/writer 200 and supplies high frequency power corresponding to the intensity of the received radio wave to the semiconductor device 10. In addition, when the antenna 20 receives a radio wave representing a command code transmitted from the reader/writer 200, the antenna 20 supplies a high frequency signal corresponding to the command code to the semiconductor device 10. Furthermore, when the antenna 20 receives a modulation signal from the semiconductor device 10, the antenna 20 radiates a radio wave corresponding to the modulation signal.
(21) When receiving the high frequency power from the antenna 20, the rectification circuit 11 rectifies the high frequency power and supplies an obtained DC voltage DS to the power supply voltage generating circuit 12.
(22) The power supply voltage generating circuit 12 generates a power supply voltage VDD for operating the demodulation circuit 13, the modulation circuit 14, the power on reset circuit 15, the control circuit 16, the memory 17, and the sensor 18 based on the DC voltage DS and supplies the power supply voltage VDD to them.
(23) By receiving the power supply voltage VDD, the demodulation circuit 13, the modulation circuit 14, the power on reset circuit 15, the control circuit 16, the memory 17, and the sensor 18 respectively perform the following operations.
(24) When receiving the high frequency signal corresponding to the received radio wave from the antenna 20, the demodulation circuit 13 performs a demodulation process on the high frequency signal to obtain a command code and supplies it to the control circuit 16. The modulation circuit 14 generates a modulated signal obtained by modulating a carrier wave signal corresponding to the band of the above radio wave with the information data supplied from the control circuit 16 and supplies the modulated signal to the antenna 20.
(25) The power on reset circuit 15 generates a power on reset signal POR of the logic level 0, for example, that prompts reset when the voltage value of the power supply voltage VDD is equal to or lower than a threshold voltage Vtp. Moreover, when the voltage value of the power supply voltage VDD is higher than the threshold voltage Vtp, the power on reset circuit 15 generates a power on reset signal POR of the logic level 1, for example, that prompts reset cancelation. The power on reset circuit 15 supplies the generated power on reset signal POR to the control circuit 16.
(26) Identification information representing each RFID tag 100 as a product, for example, is stored in the memory 17 in advance. The memory 17 is a non-volatile semiconductor memory, for example, and reads the identification information stored therein according to a read command supplied from the control circuit 16 and supplies it as identification data to the control circuit 16. The sensor 18 detects, for example, natural phenomena such as temperature, humidity, illuminance, or noise level around the RFID tag 100 and mechanical, electromagnetic, thermal, acoustic, chemical properties of an artifact, and supplies sensor data representing the content of detection to the control circuit 16.
(27) The control circuit 16 stops its own operation while the power on reset signal POR is in the state of the logic level 0 that prompts reset, and then starts the following operation when the power on reset signal POR transitions to the logic level 1 that prompts reset cancelation.
(28) That is, the control circuit 16 reads the identification data from the memory 17 according to the command code supplied from the demodulation circuit 13, takes in the identification data, and takes in the sensor data. The control circuit 16 then supplies the identification data and the sensor data to the modulation circuit 14. When receiving the identification data or the sensor data, the modulation circuit 14 supplies a modulated signal obtained by modulating a carrier wave signal with the identification data or the sensor data to the antenna 20, so as to wirelessly transmit each data to the reader/writer 200.
(29) Hereinafter, the operation of the above power on reset circuit 15 will be described in detail with reference to
(30) When the RFID tag 100 is present in a region where the radio wave from the reader/writer 200 does not reach, since the power supply voltage generating circuit 12 cannot receive the DC voltage DS, the voltage value of the power supply voltage VDD is 0V. Thus, the demodulation circuit 13, the modulation circuit 14, the power on reset circuit 15, the control circuit 16, the memory 17, and the sensor 18 of the RFID tag 100 are in an operation stop state.
(31) Thereafter, when the RFID tag 100 moves to a region where the radio wave from the reader/writer 200 reaches, the rectification circuit 11 starts supplying the DC voltage DS to the power supply voltage generating circuit 12, that is, the power for the power supply voltage generating circuit 12 is turned on. Therefore, the power supply voltage generating circuit 12 starts generating the power supply voltage VDD from the power on time point t1 shown in
(32) When the voltage value of the power supply voltage VDD is lower than the threshold voltage Vtp, the power on reset circuit 15 generates the power on reset signal POR of the logic level 0, for example, that prompts reset, as shown in
(33)
(34) The power on reset circuit 15 includes a current generating part 151, a current comparing part 152, and a reset signal generating part 153.
(35) The current generating part 151 includes a voltage divider circuit DV and N channel metal-oxide-semiconductor (MOS) type transistors M1 and M2. The current comparing part 152 includes P channel MOS type transistors MC1 and MC2 and N channel MOS type transistors M3 and M4. The reset signal generating part 153 includes a P channel MOS type transistor MCP1 and an N channel MOS type transistor MCN1.
(36) In
(37) In order to operate the transistors M1 and M2 in a weak inversion region, the resistor R1 of the voltage divider circuit DV has a high resistance value of about 10M (mega) ohm, for example. In addition, the resistor R2 has a lower resistance value than the resistor R1.
(38) The drain and the gate of the transistor M1 are connected to the gate, as a control electrode, of the transistor M4 included in the current comparing part 152. The other end of the resistor R2 is connected to the gate, as a control electrode, and the drain of the transistor M2, and is connected to the gate, as a control electrode, of the transistor M3 included in the current comparing part 152. The ground voltage GND is applied to the sources of the transistors M1 and M2.
(39) With this configuration, the voltage V1 generated at the connection point between the other end of the resistor R1 and one end of the resistor R2 in the voltage divider circuit DV is applied to the gate and the drain of the transistor M1, and the voltage V2 generated at the other end of the resistor R2 is applied to the gate and the drain of the transistor M2. That is, the voltage V1 obtained by dividing the power supply voltage VDD with the voltage divider circuit DV is applied to the gate and the drain of the transistor M1. Further, the voltage V2 that is lower than the voltage V1 and obtained by dividing the power supply voltage VDD with the voltage divider circuit DV is applied to the gate and the drain of the transistor M2.
(40) As the transistors M1 and M2, the following structure is adopted. That is, regarding the ratio of gate width to gate length, the so-called aspect ratio (W/L) [W: gate width, L: gate length], the aspect ratio (W/L).sub.M2 of M2 is n times with respect to the aspect ratio (W/L).sub.M1 of M1 (n is a real number larger than 1).
(41) The power supply voltage VDD is applied to the source of each of the transistors MC1 and MC2 of the current comparing part 152, and their gates are connected to each other. The gate and the drain of the transistor MC1 are connected to the drain of the transistor M3 via the node n1. The drain of the transistor MC2 is connected to the drain of the transistor M4 and the gate of each of the transistors MCP1 and MCN1 of the reset signal generating part 153 via the node n2. The ground voltage GND is applied to the sources of the transistors M3 and M4.
(42) In the above configuration, a first current mirror circuit is formed by the transistor M1 of the current generating part 151 and the transistor M4 of the current comparing part 152. In addition, a second current mirror circuit is formed by the transistor M2 of the current generating part 151 and the transistor M3 of the current comparing part 152. Furthermore, in the current comparing part 152, a third current mirror circuit is formed by the transistor MC1 and the transistor MC2.
(43) The power supply voltage VDD is applied to the source of the transistor MCP1 of the reset signal generating part 153, and its drain is connected to the drain of the transistor MCN1 via the node n3. The ground voltage GND is applied to the source of the transistor MCN1.
(44) That is, in the reset signal generating part 153, an inverter circuit is formed by the transistors MCP1 and MCN1, and the output of the inverter circuit is outputted as the power on reset signal POR via the node n3.
(45) The operation of the power on reset circuit 15 shown in
(46) The currents generated by the current generating part 151, that is, the current I1 serving as the drain current flowing to the transistor M1 and the current I2 serving as the drain current flowing to the transistor M2, will be described first.
(47) As shown in
(48) Thus, at this time, there is also a slight voltage drop at the resistor R2, and the voltage V1 applied to the gate of the transistor M1 and the voltage V2 applied to the gate of the transistor M2 become substantially equal. Therefore, the gate-source voltages of the transistors M1 and M2 also become substantially equal. In addition, since the gate-source voltage of each of the transistors M1 and M2 is lower than the threshold voltage of the transistor, the transistors M1 and M2 are in the state of operating in the weak inversion region. As a result, the current I1 flowing to the transistor M1 and the current I2 flowing to the transistor M2 both become small.
(49) When the gate-source voltages of the transistors M1 and M2 are substantially equal, the drain current flowing to one of M1 and M2 which has the larger aspect ratio, that is, the drain current flowing to the transistor M2, becomes larger than the drain current flowing to the transistor M1.
(50) That is, as shown in
I1<I2,
(51) they increase with the increase of the power supply voltage VDD, as shown in
(52) On the other hand, as shown in
(53) That is, as shown in
I1I2.
(54) Next, the operation of comparing the currents I1 and I2 performed by the current comparing part 152 and the operation of generating a reset signal performed by the reset signal generating part 153 will be described.
(55) Since the transistor M1 of the current generating part 151 and the transistor M4 of the current comparing part 152 form a current mirror circuit, the current I1 flowing to M1 is copied as the current I1C flowing to M4. Similarly, since the transistor M2 of the current generating part 151 and the transistor M3 of the current comparing part 152 form a current mirror circuit, the current I2 flowing to M2 is copied as the drain current of M3. At this time, a drain current equal to the drain current flowing to the transistor M3 flows to the transistor MC1 of the current comparing part 152. Here, since the transistors MC1 and MC2 form a current mirror circuit, the drain current flowing to the MC1 is copied as the current I2C flowing to MC2.
(56) As a result, the transistor MC2 supplies the current I2C corresponding to the current I2 flowing to the transistor M2 to the node n2, and the transistor M4 draws the current I1C corresponding to the current I1 flowing to the transistor M1 from the node n2.
(57) Thus, when the current I2C is larger than the current I1C, that is, when the current I2 is larger than the current I1, the parasitic capacitance of the node n2 is charged by the power supply voltage VDD and the node n2 reaches the state of the power supply voltage VDD. That is, at this time, the current comparing part 152 supplies a current comparison result signal CM having the power supply voltage VDD, as a signal of the logic level 1 indicating that the current I2 is larger than the current I1, to the reset signal generating part 153. Therefore, the transistor MCN1 of the reset signal generating part 153 is in the on state, and the transistor MCN1 applies the ground voltage GND representing the logic level 0 to the node n3. Thus, at this time, the reset signal generating part 153 outputs the power on reset signal POR of the logic level 0 (GND) that prompts reset via the node n3.
(58) On the other hand, when the current I2C is equal to or less than the current I1C, that is, when the current I2 is equal to or less than the current I1, the parasitic capacitance of the node n2 is discharged, and the node n2 reaches the state of the ground voltage GND. That is, at this time, the current comparing part 152 supplies a current comparison result signal CM having the ground voltage GND, as a signal of the logic level 0 indicating that the current I2 is equal to or less than the current I1, to the reset signal generating part 153. Therefore, the transistor MCP1 of the reset signal generating part 153 is in the on state, and the transistor MCP1 applies the power supply voltage VDD representing the logic level 1 to the node n3. Thus, at this time, the reset signal generating part 153 outputs the power on reset signal POR of the logic level 1 (VDD) that prompts reset cancelation via the node n3.
(59) That is, in the power on reset circuit 15, first, the current generating part 151 generates the following two systems of currents I1 and I2 based on the power supply voltage VDD.
(60) In other words, when the voltage value of the power supply voltage VDD is lower than the threshold voltage Vtp, the current generating part 151 generates the currents I1 and I2 in the relationship:
I1<I2,
(61) and when the voltage value of the power supply voltage VDD is equal to or higher than the threshold voltage, the current generating part 151 generates the currents I1 and I2 in the relationship:
I1I2.
(62) Next, the current comparing part 152 compares the magnitudes of the currents I1 and I2 and supplies the current comparison result signal CM representing the magnitude comparison result to the reset signal generating part 153. In other words, when the current I2 is larger than the current I1, the current comparing part 152 supplies the current comparison result signal CM of the logic level 1 having the power supply voltage VDD to the reset signal generating part 153 via the node n2. On the other hand, when the current I2 is equal to or less than the current I1, the current comparing part 152 supplies the current comparison result signal CM of the logic level 0 having the ground voltage GND to the reset signal generating part 153 via the node n2.
(63) Here, the reset signal generating part 153 generates the power on reset signal POR of the logic level 0 when the current comparison result signal CM is in the state of the logic level 1 (VDD), and generates the power on reset signal POR of the logic level 1 when the current comparison result signal CM is in the state of the logic level 0 (GND). That is, the reset signal generating part 153 generates a signal obtained by inverting the phase of the current comparison result signal CM as the power on reset signal POR.
(64) In short, as shown in
(65) In the power on reset circuit 15, the threshold voltage Vtp, which is the condition for transitioning the logic level of the power on reset signal POR from 0 to 1 (or from 1 to 0), is set by the currents I1 and I2 described above.
(66) That is, as shown in
(67) Here, since the transistors M1 and M2 operate in the weak inversion region, their drain current I.sub.d is expressed as follows.
(68)
(69) I.sub.0: process dependent current
(70) W: gate width (channel width)
(71) L: gate length (channel length)
(72) V.sub.GS: gate-source voltage
(73) V.sub.TH: threshold voltage of MOS transistor
(74) : process dependent constant of weak inversion region
(75) V.sub.T: thermal voltage
(76) In addition, the process dependent current I.sub.0 and the thermal voltage V.sub.T are respectively expressed as follows.
I.sub.0=.Math.C.sub.0X(1)V.sub.T.sup.2
V.sub.T=k.sub.B.Math.T/q
(77) : carrier mobility
(78) C.sub.0X: gate oxide film capacitance of MOS transistor
(79) k.sub.B: Boltzmann's constant
(80) q: charge of electron
(81) T: absolute temperature
(82) When the equation representing the above drain current I.sub.d is converted into an equation representing the gate-source voltage V.sub.GS,
(83)
(84) Further, according to the circuit of the current generating part 151 shown in
(85)
(86) (W/L).sub.M1: aspect ratio of transistor M1
(87) (W/L).sub.M2: aspect ratio of transistor M2
(88) V.sub.GS1: gate-source voltage of transistor M1
(89) V.sub.GS2: gate-source voltage of transistor M2
(90) Also, the power supply voltage VDD is expressed as follows from the circuit diagram of
VDD=V.sub.GS1+R1(I1+I2)
(91) Here, at the time point when the logic level of the power on reset signal POR is inverted, the currents I1 and I2 become:
I1=I2.
(92) Therefore, when I1 of the above equation representing the power supply voltage VDD is replaced with I2 and further the I2 is replaced with the above equation representing the current I2, the voltage value of the power supply voltage VDD at the time when the current I1 and the current I2 are equal, that is, the threshold voltage Vtp, is expressed as follows.
(93)
(94) Here, the gate-source voltage V.sub.GS1, which is the first term of the above equation representing the threshold voltage Vtp, has a so-called negative temperature characteristic that fluctuates toward the low voltage side as the ambient temperature increases. Further, the thermal voltage V.sub.T included in the second term of the equation has a so-called positive temperature characteristic that fluctuates toward the high voltage side as the ambient temperature increases.
(95) Since the temperature fluctuation is canceled out by the temperature fluctuation occurring in the gate-source voltage V.sub.GS1 and the temperature fluctuation occurring in the thermal voltage V.sub.T, consequently the temperature fluctuation occurring in the threshold voltage Vtp is suppressed. Specifically, the power on reset circuit 15 shown in
(96) Thus, according to the power on reset circuit 15 shown in
(97)
(98) In addition, as shown in
(99) Thus, in the current comparing part 152a, the transistor MC2 supplies the current I1C corresponding to the current I1 flowing to the transistor M1 to the node n2, and the transistor M4 draws the current I2C corresponding to the current I2 flowing to the transistor M2 from the node n2.
(100) Therefore, when the current I2 is larger than the current I1, the current comparing part 152a supplies the current comparison result signal CMX of the logic level 0 (GND) to the reset signal generating part 153a. On the other hand, when the current I2 is equal to or less than the current I1, the current comparison result signal CMX of the logic level 1 (VDD) is supplied to the reset signal generating part 153a.
(101) Thus, regarding the current comparison result signal CMX, as compared with the current comparison result signal CM, the value of logic level corresponding to the comparison result of the currents I1 and I2 is inverted.
(102) In the reset signal generating part 153a shown in
(103) According to the circuit configuration shown in
(104) In
(105)
(106) In the configurations shown in
(107) The current generating part 251 has the same circuit configuration as the current generating part 151 shown in
(108) The current generating part 251 shown in
(109) Further, as shown in
(110) As shown in
(111)
(112) As shown in
(113) Here, the area of the emitter region of the transistor Q2, that is, the area of the high concentration diffusion region 35 as viewed from above the semiconductor chip as shown in
(114) The operation will be described below by extracting the power on reset circuit 15 shown in
(115) First, the current generated by the current generating part 251, that is, the current I1 flowing to the transistor Q1 and the current I2 flowing to the transistor Q2, will be described.
(116) The current I1 actually flowing to the transistor Q1 in the circuit shown in
(117) However, since these base currents I.sub.B1 to I.sub.B4 are extremely small compared with the collector currents I.sub.C1 and I.sub.C2, hereinafter, the collector current I.sub.C1 will be described as the current I1 flowing to the transistor Q1 and the collector current I.sub.C2 will be described as the current I2 flowing to the transistor Q2.
(118) As shown in
(119) Thus, at this time, there is also a slight voltage drop at the resistor R2, and the base-emitter voltages of the transistors Q1 and Q2 are also substantially the same.
(120) When the base-emitter voltages of the transistors Q1 and Q2 are substantially equal, the collector current flowing to the one having the larger emitter area, that is, the collector current flowing to the transistor Q2, is larger than the collector current flowing to the transistor Q1.
(121) That is, as shown in
I1<I2,
(122) they increase with the increase of the power supply voltage VDD.
(123) On the other hand, as shown in
(124) That is, in the high voltage period HVP in which the voltage value of the power supply voltage VDD is high, the relationship between the current I1 flowing to the transistor Q1 and the current I2 flowing to the transistor Q2 is:
I1I2.
(125) Next, the operation of comparing the magnitudes of the currents I1 and I2 performed by the current comparing part 252 and the operation of generating the reset signal performed by the reset signal generating part 153 will be described.
(126) Since the transistor Q1 of the current generating part 251 and the transistor Q4 of the current comparing part 252 form a current mirror circuit, the current I1 flowing to Q1 is copied as the current I1C flowing to Q4. Similarly, since the transistor Q2 of the current generating part 251 and the transistor Q3 of the current comparing part 252 form a current mirror circuit, the current I2 flowing to Q2 is copied as the collector current flowing to Q3. At this time, a drain current equal to the collector current flowing to the transistor Q3 flows to the transistor MC1 of the current comparing part 252. Here, since the transistors MC1 and MC2 form a current mirror circuit, the drain current flowing to MC1 is copied as the current I2C flowing to MC2.
(127) As a result, the transistor MC2 supplies the current I2C corresponding to the current I2 flowing to the transistor Q2 to the node n2, and the transistor Q4 draws the current I1C corresponding to the current I1 flowing to the transistor Q1 from the node n2.
(128) Thus, when the current I2C is larger than the current I1C, that is, when the current I2 is larger than the current I1, the parasitic capacitance of the node n2 is charged by the power supply voltage VDD, and the node n2 reaches the state of the power supply voltage VDD. That is, at this time, the current comparing part 252 supplies a current comparison result signal CM having the power supply voltage VDD, as a signal of the logic level 1 indicating that the current I2 is larger than the current I1, to the reset signal generating part 153. Therefore, the transistor MCN1 of the reset signal generating part 153 is in the on state, and the transistor MCN1 applies the ground voltage GND representing the logic level 0 to the node n3. Thus, at this time, the reset signal generating part 153 outputs the power on reset signal POR of the logic level 0 (GND) that prompts reset via the node n3.
(129) On the other hand, when the current I2C is equal to or less than the current I1C, that is, when the current I2 is equal to or less than the current I1, the parasitic capacitance of the node n2 is discharged, and the node n2 reaches the state of the ground voltage GND. That is, at this time, the current comparing part 252 supplies the current comparison result signal CM having the ground voltage GND, as a signal of the logic level 0 indicating that the current I2 is equal to or less than the current I1, to the reset signal generating part 153. Therefore, the transistor MCP1 of the reset signal generating part 153 is in the on state, and the transistor MCP1 applies the power supply voltage VDD representing the logic level 1 to the node n3. Thus, at this time, the reset signal generating part 153 outputs the power on reset signal POR of the logic level 1 (VDD) that prompts reset cancelation via the node n3.
(130) That is, in the power on reset circuit 15 shown in
(131) At this time, when the voltage value of the power supply voltage VDD is lower than the threshold voltage, the current generating part 251 generates the currents I1 and I2 in the relationship:
I1<I2,
(132) and when the voltage value of the power supply voltage VDD is equal to or higher than the threshold voltage, the current generating part 251 generates the currents I1 and I2 in the relationship:
I1I2.
(133) Next, the current comparing part 252 compares the magnitudes of the currents I1 and I2 and supplies the current comparison result signal CM representing the magnitude comparison result to the reset signal generating part 153.
(134) In other words, when the current I2 is larger than the current I1, the current comparing part 252 supplies the current comparison result signal CM of the logic level 1 having the power supply voltage VDD to the reset signal generating part 153 via the node n2. On the other hand, when the current I2 is equal to or less than the current I1, the current comparing part 252 supplies the current comparison result signal CM of the logic level 0 having the ground voltage GND to the reset signal generating part 153 via the node n2.
(135) Here, the reset signal generating part 153 generates the power on reset signal POR of the logic level 0 when the current comparison result signal CM is in the state of the logic level 1 (VDD), and generates the power on reset signal POR of the logic level 1 when the current comparison result signal CM is in the state of the logic level 0 (GND).
(136) Even in the power on reset circuit 15 having the configuration shown in
(137) That is, the voltage value of the power supply voltage VDD at the time when the current I1 flowing to the transistor Q1 and the current I2 flowing to the transistor Q2 become equal to each other is the threshold voltage Vtp.
(138) Here, the collector current I.sub.C flowing to the bipolar NPN type transistors Q1 and Q2 is expressed as follows.
I.sub.C=I.sub.EI.sub.BI.sub.E=I.sub.S.Math.[exp(V.sub.BEN.sub.T)1]I.sub.S.Math.exp(V.sub.BE/N.sub.T)
(139) I.sub.E: emitter current
(140) I.sub.B: base current
(141) V.sub.BE: base-emitter voltage
(142) V.sub.T: thermal voltage
(143) I.sub.S: saturation current
(144) The thermal voltage V.sub.T is expressed as follows.
V.sub.T=k.sub.B.Math.T/q
(145) k.sub.B: Boltzmann's constant
(146) q: charge of electron
(147) T: absolute temperature
(148) When the equation representing the above collector current I.sub.C is converted into an equation representing the base-emitter voltage V.sub.BE,
V.sub.BE=V.sub.T.Math.ln(I.sub.C/I.sub.S)
I.sub.SA.sub.E
(149) A.sub.E: emitter area.
(150) Further, according to the circuit of the current generating part 251 shown in
(151)
(152) V.sub.BE1: base-emitter voltage of transistor Q1
(153) V.sub.BE2: base-emitter voltage of transistor Q2
(154) I.sub.S1: saturation current of transistor Q1
(155) I.sub.S2: saturation current of transistor Q2
(156) n: emitter area ratio of Q2 and Q1
(157) Also, the power supply voltage VDD is expressed as follows from the circuit diagram of
VDD=V.sub.BE1+R1(I1+I2)
(158) Here, at the time point when the logic level of the power on reset signal POR is inverted, the currents I1 and I2 become:
I1=I2.
(159) Therefore, when I1 of the above equation representing the power supply voltage VDD is replaced with I2 and further the I2 is replaced with the above equation representing the current I2, the voltage value of the power supply voltage VDD at the time when the current I1 and the current I2 are equal, that is, the threshold voltage Vtp, is expressed as follows.
(160)
(161) Here, the base-emitter voltage V.sub.BE1, which is the first term of the above equation representing the threshold voltage Vtp, has a so-called negative temperature characteristic that fluctuates toward the low voltage side as the ambient temperature increases. Further, the thermal voltage V.sub.T included in the second term of the equation has a so-called positive temperature characteristic that fluctuates toward the high voltage side as the ambient temperature increases.
(162) That is, since the temperature fluctuation is canceled out by the temperature fluctuation occurring in the base-emitter voltage V.sub.BE1 and the temperature fluctuation occurring in the thermal voltage V.sub.T, consequently the temperature fluctuation occurring in the threshold voltage Vtp is suppressed. Specifically, the power on reset circuit 15 shown in
(163) Further, according to the configuration that adopts bipolar NPN type transistors as the transistors Q1 and Q2, as shown in
(164) Thus, when the configuration of the power on reset circuit 15 shown in
(165) In short, as a semiconductor device including a power on reset circuit. a device including the voltage divider circuit, the first and second transistors, the current comparing part, and the reset signal generating part described below may be adopted.
(166) That is, the voltage divider circuit (R1, R2) divides the power supply voltage (VDD) to obtain a first voltage (V1) and a second voltage (V2) having voltage values different from each other. The first transistor (M1 or Q1) receives the first voltage at the control electrode (gate or base) to generate a first current (I1). The second transistor (M2 or Q2) receives the second voltage at the control electrode (gate or base) to generate a second current (I2). The current comparing part (152, 152a, 252, 252a) compares the first current and the second current to generate a current comparison result signal (CM, CMX) representing the comparison result. The reset signal generating part (153, 153a) generates a power on reset signal (POR) having a first level that prompts reset or a second level that prompts reset cancelation based on the current comparison result signal.