Inductor Detection
20180011505 · 2018-01-11
Inventors
- Sachin Sudhir Turkewadikar (Bangalore, IN)
- Nitin Agarwal (Bangalore, IN)
- Madhan Radhakrishnan (Bangalore, IN)
Cpc classification
G01R31/2813
PHYSICS
H02M3/158
ELECTRICITY
G01R33/0023
PHYSICS
G05F1/56
PHYSICS
H02M1/0045
ELECTRICITY
International classification
G05F1/56
PHYSICS
H02M3/158
ELECTRICITY
Abstract
A power control integrated circuit (IC) chip can include a direct current (DC)-DC converter that outputs a switching voltage in response to a switching output enable signal. The power control IC chip can also include an inductor detect circuit that detects whether an inductor is conductively coupled to the DC-DC converter and a powered circuit component in response to an inductor detect signal. The power control IC chip can further include control logic that (i) controls the inductor detect signal based on an enable DC-DC signal and (ii) controls the switching output enable signal provided to the DC-DC converter and a linear output disable signal provided to a linear regulator based on a signal from the inductor detect circuit indicating whether the inductor is conductively coupled to the DC-DC converter and the powered circuit component.
Claims
1. A power control integrated circuit (IC) chip comprising: a direct current (DC)-DC converter that outputs a switching voltage in response to a switching output enable signal; an inductor detect circuit that detects whether an inductor is conductively coupled to the DC-DC converter and a powered circuit component in response to an inductor detect signal; and control logic that (i) controls the inductor detect signal based on an enable DC-DC signal and (ii) controls the switching output enable signal provided to the DC-DC converter and a linear output disable signal provided to a linear regulator based on a signal from the inductor detect circuit indicating whether the inductor is conductively coupled to the DC-DC converter and the powered circuit component.
2. The power control IC chip of claim 1, wherein the powered circuit component comprises a processor core.
3. The power control IC chip of claim 1, wherein the power control circuit is configured to be implemented on a motor vehicle.
4. The power control IC chip of claim 1, wherein the inductor detect circuit detects whether a voltage to the power circuit component is substantially shorted to an output of the DC-DC converter that indicates that the inductor is conductively coupled to the DC-DC converter and the other circuit component.
5. The power control IC chip of claim 4, wherein the inductor detect circuit asserts a signal at a control node of a transistor in response to detecting whether the inductor is conductively coupled to the DC-DC converter and the other circuit component.
6. The power control IC chip of claim 5, wherein the inductor detect circuit outputs an inductor detect signal that characterizes a presence or absence of the inductor.
7. The power control IC chip of claim 1, wherein the control logic provides the linear output disable signal to the linear regulator in response to a signal from the inductor detect circuit indicating that the inductor is conductively coupled to the DC-DC converter and the powered circuit component, wherein the linear regulator disables a linear voltage output in response to the linear output disable signal.
8. The power control IC chip of claim 1, wherein the switching voltage signal comprises a square wave.
9. The power control IC chip of claim 1, wherein the inductor is external to the power control IC chip.
10. The power control IC chip of claim 1, wherein the linear regulator is a low-dropout (LDO) regulator.
11. The power control IC chip of claim 10, wherein the control logic causes the power control IC chip to transition between operating in an LDO mode wherein the LDO regulator outputs a linear voltage to the powered circuit component and an operating in a DC-DC mode wherein the DC-DC converter outputs the switching voltage to the powered circuit component.
12. The power control IC chip of claim 1, wherein the control logic filters transient signals from the inductor detect circuit that occur during a predetermined discharge time.
13. The power control IC chip of claim 1, wherein the control logic disables the inductor detect signal prior to enabling the switching output enable signal.
14. The power control IC chip of claim 1, wherein the control logic disables power transistors of the DC-DC converter prior to receiving the signal from the inductor detect circuit indicating that the inductor is conductively coupled to the DC-DC converter and the powered circuit component.
15. A method comprising: operating a power control circuit in a low-dropout (LDO) mode; receiving, at the power control circuit an enable direct current (DC)-DC signal; detecting a presence or absence of an inductor coupled to the DC-DC converter in response to the enable DC-DC signal; and activating a DC-DC converter in response to detecting that the inductor is present.
16. The method of claim 15, further comprising: deactivating the DC-DC converter in response to detecting that the inductor is absent.
17. The method of claim 15, further comprising: deactivating a linear regulator in response to detecting that the inductor is present to transition the power control circuit into a DC-DC mode.
18. The method of claim 15, wherein the detecting the presence or absence of the inductor comprises: sensing a short between a between an output of the DC-DC converter and an output voltage applied to an external component.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
[0009]
[0010]
[0011]
[0012]
[0013]
DETAILED DESCRIPTION
[0014] Systems and methods are described for detecting the presence or absence of an inductor coupled to a power control circuit (e.g., an integrated circuit chip) and transitioning between a low dropout (LDO) mode to a direct current (DC)-DC mode and vice versa. In particular, the systems and methods described herein include an inductor detect circuit that can detect whether current flows through the inductor to detect the presence or absence of the inductor. If the inductor is present, the power control circuit can operate in the DC-DC mode. If the inductor is not present, the power control circuit can operate in the LDO mode.
[0015]
[0016] The DC-DC converter 8 can be driven by a DC supply voltage (labeled in
[0017] The power control circuit 3 can include control logic 9 that can activate and deactivate the DC-DC converter 8 and the linear regulator 6 in response to various control signals provided from an external control unit, including a power management module (PMM) or other unit. For example, the control logic 9 can receive an LDO enable signal (labeled in
[0018] To achieve improved power efficiency, the system 2 can be configured to attempt to transition from the LDO mode to the DC-DC mode. To transition to the DC-DC mode, an enable DC-DC signal (labeled in
[0019] The system 2 can be implemented in an environment that experiences significant mechanical vibrations, such as an automotive vehicle or an industrial tools environment. For instance, the processor core 4 can be, for example, a micro-controller unit (MCU) of an automotive vehicle or a control unit of an industrial control system. In any such situation, there is a chance that (due to the mechanical vibrations), the inductor 12 may become disconnected from the DC-DC converter 8 and/or the processor core 4. In this situation, there is no conductive path between the DC-DC converter 8 and the processor core 4.
[0020] In response to the enable DC-DC signal (DC-DC ENABLE) being asserted (e.g., turned high), the control logic 9 can assert (e.g., turn high) an enable inductor detect signal (labeled in
[0021] In response to both the enable DC-DC signal (DC-DC ENABLE) and the inductor detect signal from the inductor detect circuit 14 being asserted (turned high), the control logic 9 can provide an asserted (e.g., turned high) enable DC-DC driver signal to the DC-DC converter 8 to activate (e.g., turn on) the switched voltage signal (VOUT.sub.sw). In some examples, in response to detecting that the inductor detect signal is not asserted (e.g., low), indicating that the inductor 12 is not present, the control logic 9 can send de-assert (turned or kept low) enable DC-DC driver signal to the DC-DC converter 8 that causes the DC-DC converter 8 to disable (or not enable) the switching output voltage signal (VOUT.sub.sw). Alternatively, in response to detecting that both the enable DC-DC signal (DC-DC ENABLE) and the inductor detect signal is asserted (e.g., turned high), indicating that the inductor 12 is present, the control logic 9 can provide a disable (turn off) linear voltage signal to the linear regulator 6. In response, the linear regulator 6 can disable the linear power output (VDD), such that the processor core 4 is powered by the switching output (VOUT.sub.sw) via the inductor 12, thereby completing the transitioning of the power control circuit 3 from the LDO mode to the DC-DC mode.
[0022] Periodically and/or asynchronously, the system 2 may initiate a power reset procedure. In such a situation, the enable DC-DC signal can be de-asserted (e.g., turned low), thereby causing the control logic 9 to signal the DC-DC converter to disable the switching output (VOUT.sub.sw) and the LDO enable signal can be asserted (e.g., turned high), thereby causing the LDO output to be provided to the processor core 4 as VDD, and causing the power control circuit 3 to transition to the LDO mode.
[0023] After the power reset, the external control unit may re-assert (e.g., turn high) the enable DC-DC signal in an attempt to re-transition the power control circuit 3 to the DC-DC mode in the manner described. In this manner, in the event that the inductor 12 is conductively decoupled from the DC-DC converter 8 and/or the processor core 4 while the power control circuit 3 is already operating in the DC-DC mode, the power control circuit 3 can be transitioned to the LDO mode.
[0024] By employment of this system 2, the power control circuit 3 can operate in two different power modes, namely, the LDO mode and the DC-DC mode. Moreover, the power control circuit 3 can be configured to prevent transitioning to the DC-DC mode in situations where the inductor 12 is not present, which would indicate that the inductor 12 has been conductively decoupled from the processor core and/or the DC-DC converter 8. Moreover, the inductor detect circuit 14 can detect the presence (or absence) of the inductor 12 automatically, thereby avoiding the need for visual inspection of the system 2 to determine if the inductor 12 has been conductively decoupled from the processor core 4 and/or the DC-DC converter 8.
[0025]
[0026] The logic circuit 100 can be driven by an enable LDO signal (labeled in
[0027] The rise delay 106 can be controlled by a power on reset signal (labeled in
[0028] The inductor detect circuit 108 can output a raw inductor detection signal (labeled in
[0029] The raw inductor detect signal (IND_DET_RAW) can be provided to an input of an AND gate 110. Additionally, the enable DC-DC signal (DC-DC ENABLE) is provided to a rise delay 114 (e.g., that applies a delay of about 40 μs) and is controlled by the power on reset signal (PORZ) which is provided to an inverted control port of the rise delay 114. The output of the rise delay 114 is an inductor detect mask signal (labeled in
[0030] The AND gate 110 can output an unlatched inductor detect signal (labeled in
[0031] The inductor detect signal (“INDUCTOR DETECT”) can be provided to an input of AND gate 118 and to a fall delay 120 (e.g., of about 40 μs) that can provide a falling delay to the inductor detect signal (INDUCTOR DETECT). The fall delay 120 can be controlled by the power on reset signal (PORZ) that is provided to an inverted control port of the fall delay 120. The fall delay 120 can output an enable DC-DC control signal (labeled in
[0032] The rise delay 124 can output an enable DC-DC driver signal (labeled in
[0033] Upon receiving an asserted (e.g., high) enable DC-DC control signal (EN_DCDC_CONTROL) and an asserted (e.g., high) enable DC-DC driver signal (EN_DCDC_DRV) the switching output of the DC-DC converter (e.g., the DC-DC converter 8) (VOUT.sub.sw) can be output as a square wave that swings between a neutral voltage (e.g.,VSS.sub.sw, ˜0 V) and a high voltage (e.g., VDD.sub.sw, ˜3.3 V).
[0034] Additionally, the AND gate 118 can output a DC-DC active/disable regulated (linear) voltage signal (labeled in
[0035] More particularly, as illustrated in operation of the logic circuit 100, the DC-DC active/disable regulated (linear) voltage signal (DCDC_UP_DIS_LDO) can be provided to the linear regulator. The linear regulator can be configured to disable an LDO output upon assertion (turning high) of the DC-DC active/disable regulated (linear) voltage signal (DCDC_UP_DIS_LDO). Moreover, as illustrated by the logic circuit 100, if the inductor detect signal (INDUCTOR DETECT) is not asserted, the DC-DC active/disable regulated (linear) voltage signal (DCDC_UP_DIS_LDO) remains low, such that the power control circuit continues to operate in the LDO mode.
[0036] It is noted that in operation of the logic circuit 100, the stop inductor detection signal (STOP_IND_DET) turns off further detection of an inductor after a predetermined time after assertion of the enable DC-DC signal (DC-DC ENABLE), namely delay added by a combination of the rise delay 114 and the rise delay 112. The stop inductor detection signal (STOP_IND_DET) prevents the inductor detect circuit 108 from outputting a false value for the raw inductor detect signal (IND_DET_RAW). In particular, once the power control circuit is in DC-DC mode, and the inductor is present, the output of the DC-DC converter swings between VSS.sub.sw (˜0 V) and VDD.sub.sw (˜3.3 V). In this situation, even if the inductor is present and the power control circuit was operating in the DC-DC mode, the inductor detect circuit 108 would intermittently output the raw inductor detect signal (RAW IND_DET) indicating that the inductor is absent. As illustrated in
[0037] The enable DC-DC signal (DC-DC ENABLE) may be de-asserted (e.g., turned low), for example, in response to assertion (e.g., turning high) of the power on reset signal (PORZ) or other circumstances. As illustrated in
[0038] Further, the logic circuit 100 can be employed in the power control circuit even in situations where the inductor was absent by design. In such power control circuits, by employment of the logic circuit 100, if the enable DC-DC signal (DC-DC ENABLE) signal were inadvertently (or intentionally) asserted (e.g., turned high), the power control circuit would simply not detect the inductor (since the inductor would not be present) and the power control circuit would continue operate in LDO mode seamlessly.
[0039]
[0040] The switching voltage, VOUT.sub.sw can be coupled to the inductor detect circuit 200 and an external inductor 204 (e.g., external to the IC chip). The inductor 204 can provide an output voltage VDD to components such as a processor core. As noted, the present system (including the inductor detect circuit 200 and the DC-DC power FETs 202) can operate in an environment of application that experiences significant mechanical vibrations (e.g., an automotive vehicle). Thus, in some situations, due to such vibrations, the inductor 204 may become dislodged thereby severing (e.g., decoupling) conductive communication with the DC-DC power FETs 202 and/or another component (e.g., a processor core) driven by an output of the inductor 204. Accordingly, the inductor detect circuit 200 can detect the presence (e.g., the inductor is in properly in conductive communication with the DC-DC power FETs 202) or absence (e.g., the inductor 204 has become conductively de-coupled) of the inductor 204. A capacitor 205 can be coupled to the inductor 204, and the output voltage VDD is provided at the node between the inductor 204 and the capacitor 205.
[0041] In particular, the inductor detect circuit 200 can include a first N-channel metal oxide semiconductor field-effect transistor (N-MOS) 206 and a second N-MOS 208. The switching output, VOUT.sub.sw can be coupled to a drain (e.g., an input node) of the first N-MOS 206. A source (e.g., an output node) of the first N-MOS 206 can be coupled to a gate (e.g., a control node) of the second N-MOS 208 and to a resistor 210. A threshold voltage of the gate of the second N-MOS 208 can define an inductor detection threshold level. The resistor 210 can have a resistance of about 2.5 kilo-ohms (kΩ). A body of the first N-MOS can be coupled to an electrically neutral node 212 (e.g., ground). A source (e.g., an output node) of the second N-MOS 208 and the resistor 210 can also be coupled to the electrically neutral node 212. A reference current (labeled in
[0042] A gate (e.g., a control node) of the first N-MOS 206 can be controlled by the enable inductor detect signal (labeled and described in
[0043] Conversely, if the inductor 204 is not present (e.g., the inductor 204 is absent due to mechanical vibrations) and the inductor detect signal (EN_IND_DET) is asserted (high state), VOUT.sub.sw is pulled to a low state (e.g., about 0 V) by the resistor 210. Moreover, in this state, the gate of the second N-MOS 208 is also pulled to the low state, such that the input to the inverter is in a high state, thereby causing the raw inductor detect signal (IND_DET_RAW) to be in a low state (de-asserted).
[0044] As is illustrated in
[0045] As also explained with respect to
[0046] Furthermore, the operation of the logic circuit 100 ensures that the operation of the inductor detect circuit 200 is substantially independent of the value of the inductor 204 and/or other external components, such as the snubber circuit 215 (e.g., a series RC circuit). For instance, assertion of the enable inductor detect signal (EN _IND _DET) causes the snubber circuit 215 to discharge from VDD.sub.sw to around 0 V (or at least below the inductor detection threshold) within the delay time applied for the inductor detect mask signal (IND_DET_MASK). Thus, even false highs (transient signals) caused by the snubber circuit 215 (or similar components) do not cause the inductor detect signal (INDUCTOR DETECT) to be false.
[0047] Still further, as explained with respect to
[0048] In view of the foregoing structural and functional features described above, an example method will be better appreciated with reference to
[0049] At 310, a power control circuit (e.g., the power control circuit 3 of
[0050] At 330, an inductor detect circuit (e.g., the inductor detect circuit 14 illustrated in
[0051] At 350, the DC-DC converter can be activated, such that the DC-DC converter outputs a switching voltage (VOUT.sub.sw). At 370, a linear regulator that outputs the LDO voltage signal (VDD) can be deactivated.
[0052] At 360, the power control circuit can maintain operation in the LDO mode. Thus, at 360, the DC-DC converter is not activated.
[0053] What have been described above are examples. It is, of course, not possible to describe every conceivable combination of components or methodologies, but one of ordinary skill in the art will recognize that many further combinations and permutations are possible. Accordingly, the disclosure is intended to embrace all such alterations, modifications, and variations that fall within the scope of this application, including the appended claims. As used herein, the term “includes” means includes but not limited to, the term “including” means including but not limited to. The term “based on” means based at least in part on. Additionally, where the disclosure or claims recite “a,” “an,” “a first,” or “another” element, or the equivalent thereof, it should be interpreted to include one or more than one such element, neither requiring nor excluding two or more such elements.