Initialization Method for Precision Phase Adder
20200244275 ยท 2020-07-30
Inventors
Cpc classification
H03L7/099
ELECTRICITY
H03D7/1458
ELECTRICITY
H03L7/104
ELECTRICITY
H03L7/093
ELECTRICITY
H03L7/087
ELECTRICITY
H03D2200/0088
ELECTRICITY
H03D7/1491
ELECTRICITY
International classification
H03L7/10
ELECTRICITY
H03L7/087
ELECTRICITY
H03L7/099
ELECTRICITY
Abstract
A method for initializing a phase adder circuit including a multiplier circuit with its two inputs receiving signals of frequency f.sub.o, a mixer circuit, an amplifier circuit, a low pass loop filter, and a voltage controlled oscillator (VCO), the method including: during a first phase, determining a reference voltage which when applied to the VCO causes it to produce a signal having a frequency of nf.sub.0; during a second phase, supplying a signal of frequency nf.sub.o to a first input of the mixer and a signal of frequency (nf.sub.o+f) to a second input of the mixer; and determining an adjustment signal which when applied to the amplifier circuit causes the amplifier circuit to output a signal having a DC component equal to the reference voltage; and during a third phase, forming a primary phase locked loop (PLL) circuit including the mixer, the amplifier circuit, the low pass loop filter and the VCO; and applying the adjustment signal to the amplifier circuit.
Claims
1. A method for initializing a phase adder circuit for use with a signal distribution network having a first line carrying a first signal of a frequency f.sub.o and a second line carrying a second signal of the frequency f.sub.o, said phase adder including a multiplier circuit with a first input electrically connected to the first line of the distribution network and a second input electrically connected to the second line of the distribution network, a mixer circuit electrically connected to the multiplier circuit, an amplifier circuit, a low pass loop filter, and a voltage controlled oscillator (VCO) with an input and an output, said method comprising: during a first phase of operation, determining a reference voltage which when applied to the input of the VCO causes the VCO to produce at its output a signal having a frequency of nf.sub.0, where n is a positive integer; during a second phase of operation, supplying a signal of frequency nf.sub.o to a first input of the mixer; supplying a signal of frequency (nf.sub.o+f) to a second input of the mixer, wherein n is an integer greater than zero, and f is a frequency that is smaller than f.sub.o; and determining an adjustment signal which when applied to the amplifier circuit causes the amplifier circuit to output a signal having a DC component equal to the reference voltage; and during a third phase of operation, forming a primary phase locked loop (PLL) circuit including the mixer, the amplifier circuit, the low pass loop filter and the VCO; and applying the adjustment signal to the amplifier circuit.
2. The method of claim 1, wherein determining the reference voltage during the first phase of operation comprises forming an initialization PLL circuit including the VCO, the loop filter, and a phase detector having a first input, a second input, and an output, with the first input of the phase detector electrically connected to the first line of the signal distribution network, the second input of the phase detector electrically connected to the output of the VCO, and the output of the phase detector electrically connected to an input of the low pass loop filter.
3. The method of claim 2, wherein supplying the signal of frequency (nf.sub.o+f) to the second input of the mixer during the second phase of operation comprises: electrically disconnecting the input of the loop filter from the output of the phase detector; and electrically connecting the input of the loop filter to a signal source providing a frequency selection signal that causes the VCO to output a signal of frequency (nf.sub.o+f).
4. The method of claim 3, wherein determining the adjustment signal during the second phase of operation involves incrementally adjusting a bias level that is supplied to the amplifier circuit until a target value is found at which the amplifier circuit outputs the signal having a DC component substantially equal to the reference voltage, wherein the target value is the adjustment signal.
5. The method of claim 4, wherein the amplifier circuit has an input node and wherein adjusting the bias level that is supplied to the amplifier circuit involves adjusting a bias current that is supplied to the input node of the amplifier circuit.
6. The method of claim 3, wherein forming the primary phase locked loop (PLL) circuit during the third phase of operation involves: electrically disconnecting the input of the loop filter from the signal source providing the frequency selection signal; and electrically connecting the input of the loop filter to the output of the amplifier circuit.
7. The method of claim 1, wherein n is equal to 2
8. The method of claim 1, wherein f is much smaller than f.sub.o.
9. The method of claim 1, further comprising implementing the multiplier circuit as a double balanced triode interface.
10. The method of claim 1, further comprising implementing the mixer circuit as a double balanced Gilbert mixer.
11. The method of claim 1, further comprising implementing the amplifier circuit as a folded cascode amplifier.
12. The method of claim 1, wherein the first and second signals are sinusoidal signals.
13. The method of claim 1, wherein the signal of frequency nf.sub.o that is supplied to a first input of the mixer during the second phase of operation is a sinusoidal signal and the signal of frequency (nf.sub.o+4f) that is supplied to the second input of the mixer during the second phase of operation is a sinusoidal signal.
14. The method of claim 1, wherein the signal that is produced at the output of the VCO during the first phase of operation is a sinusoidal signal having a frequency of nf.sub.0.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
[0011]
[0012]
[0013]
[0014]
[0015]
[0016]
[0017]
[0018]
[0019]
[0020]
[0021]
[0022]
[0023]
[0024]
[0025]
[0026]
[0027]
[0028]
[0029]
[0030]
[0031]
[0032]
[0033]
[0034]
[0035]
[0036]
[0037]
[0038]
[0039]
[0040]
[0041]
[0042]
[0043]
[0044]
[0045]
[0046]
[0047]
[0048]
[0049]
[0050]
[0051]
[0052]
[0053]
[0054]
[0055]
[0056]
[0057] In the preceding figures, like elements and like components may be identified with like reference numbers.
[0058] The details of one or more embodiments of the invention are set forth in the accompanying drawings and the description below. Other features, objects, and advantages of the invention will be apparent from the description and drawings, and from the claims.
DETAILED DESCRIPTION
Use of Phase Adders for Coherent Distribution of Signals
[0059]
[0060] In the case where the signals generated by generator 1-1 in
[0061] The implementation of the phase adder 2-3 in
Phase Errors in Conventional High Frequency Analog Multipliers
[0062] Active devices, such as transistors and diodes, are non-linear devices. Conventional analog multipliers that use these non-linear devices generate intermodulation distortion when a first input signal multiplies a second input signal. The intermodulation distortion generates higher order harmonics of each of these two input signals, sums and differences between the frequencies of these input signals, and integer multiples of sums and differences between the frequencies of the two input signals. An analog multiplier typically generates the product component, which corresponds to the sum of the frequency of the two input signals. Filtering techniques attempt the removal all of the remaining components. However, filtering may not be able to eliminate all of the components. Some of the integer multiples of sums and differences between the two input frequencies can have a resultant frequency that is very near to the desired product component, or worst, overlaps the desired product component. These components of the intermodulation distortion generated by conventional analog multipliers introduce phase errors in the desired product component.
[0063] The intermodulation components that overlap or are very near the product component are spurs and degrade the quality of the product component. A filter may remove some of these intermodulation components near the product component. However, the filter may need a very sharp response requiring the need for a high order filter, which tends to be very costly. Secondly, these filters introduce their own phase error. The intermodulation components that overlap the desired product component are not removable and introduce phase error into the desired product component. Therefore, an analog multiplier with improved linear characteristics that reduces or eliminates the intermodulation distortion forming spurs would be very desirable.
[0064] Another type of multiplier is the single side band multiplier. The single side band multiplier uses image rejection to remove the intermodulation product of the difference between the frequencies of the two input signals. The first input signal is phase shifted 90 and coupled to a first analog multiplier. The second input signal couples to the first analog multiplier. These two signals multiply one another and the resultant product of the first analog multiplier comprising the upper and lower sidebands couples to a summing unit. Then, the first input signal couples to the second analog multiplier. The second signal is phase shifted 90 and coupled to the second analog multiplier. These two signals multiply one another and the resultant product of the second analog multiplier comprising the upper and lower sidebands couples to the summing unit. In an ideal situation, the summing unit combines these components together; the lower sidebands are 180 out of phase canceling each other out, while the upper sideband components are in phase, and add together providing the result. However, the input signals have a finite bandwidth and the phase shift devices have transfer curves over the finite bandwidth that is a function of frequency. Over this finite bandwidth, it is difficult to match the behavior of the single sideband circuit over this finite bandwidth. This introduces a phase error in the multiplied signal.
Intermodulation Products
[0065]
(f.sub.1f.sub.2),(f.sub.12f.sub.2),(f.sub.13f.sub.2), . . . (2f.sub.1f.sub.2),(3f.sub.1f.sub.2) . . . ,(Nf.sub.1Mf.sub.2) . . . ,f.sub.1.sup.P, . . . ,f.sub.2.sup.P . . . ,(EQU. 1)
[0066]
[0067] In addition to these components, there are many additional frequency tones generated on the output of the analog multiplier. These frequency tones include a number of different frequency tones that consists of the sum and difference of multiples of the frequency tone as indicated by EQU. 2. Due to the nonlinearity of the analog multiplier, the signal at the output node 3-3 contains frequency tone components that include higher order terms of each of the input frequency tones and various other summations and differences of various multiplicative factors between the two input frequency tones as presented in EQU. 2.
cos(.sub.1.sub.2),(2f.sub.0),(f.sub.0+2f.sub.0),(f.sub.0+3f.sub.0), . . . (2f.sub.03f.sub.0),(3f.sub.05f.sub.0) . . . ,(N f.sub.0M f.sub.0) . . . ,f.sub.0.sup.P, . . . ,(EQU. 2)
[0068] The desired multiplication component is where M=N=1 or f.sub.0+f.sub.0=2f.sub.0 and all remaining components generated by the conventional analog multiplier 3-1 are undesired. The DC voltage, f.sub.0-f.sub.0=cos(.sub.1.sub.2), generated by the analog multiplier is a function of phase of each of the equal frequency tones. Also, those intermodulation products where |MN|=2, and P=2 are spurs and need to be reduced or eliminated since they have the same frequency as the desired 2f.sub.0 frequency term. Some of these spurs can be located 15 dB below the desired product component introducing as much as 10 of phase error. An analog multiplier that operates in a linear region can significantly minimize the generation of these intermodulation products. Such an analog multiplier would be a desirable device particularly if it can eliminate or significantly reduce the amplitude of the intermodulation products and spurs.
MOS Transistor Characteristics in the Triode Region
[0069] An analog multiplier with linear characteristics can reduce the magnitude of or eliminate some of the integer multiples of sums and differences between the two input frequency signals. This analog multiplier can significantly reduce or eliminate the spurs altogether. An analog multiplier with such a linear behavior would provide a purer or more ideal product component when the two input frequency signals multiply one another. One embodiment of a phase adder circuit presented in this specification when compared to conventional multipliers reduces the magnitude of the spurs from 15 dB down to 30 dB and reduces the phase error from 10 to less than 1, respectively.
[0070]
[0071] However, the triode region 4-3 offers transistors that can operate as practically linear devices. Transistors biased to operate in the triode region create analog multipliers that behave practically linearly.
I=f(V.sub.D)f(V.sub.S)(EQU. 3)
[0072] Each function in EQU. 3 can be further represented as a Taylor series expansion as indicated in EQU. 4:
f(V)=a.sub.0+a.sub.1V+a.sub.2V.sup.2+a.sub.3V.sup.3+a.sub.4V.sup.4+ . . . (EQU. 4)
where a.sub.0-n=f (V.sub.G, V.sub.Q, V.sub.T) and V.sub.T=f (V.sub.D, V.sub.Q).
[0073] Substituting EQU. 4 into EQU. 3 provides:
I=a.sub.1(V.sub.DV.sub.S)+a.sub.2(V.sub.D.sup.2V.sub.S.sup.2)+a.sub.3(V.sub.D.sup.3V.sub.S.sup.3)+a.sub.4(V.sub.D.sup.4V.sub.S.sup.4)+ . . . (EQU. 5)
[0074] Let the variable voltage applied to the source and drain terminals have a differential component where ((V.sub.D=V.sub.i) and (V.sub.S=) and substituting these equivalent values into EQU. 5 simplifies to:
I=2a.sub.1V.sub.1+2a.sub.2(V.sub.1.sup.2V.sub.1.sup.2)+2a.sub.3(V.sub.1.sup.3+V.sub.1.sup.3)+2a.sub.4(V.sub.1.sup.4V.sub.1.sup.4)+ . . . (EQU. 6)
[0075] Note that all of the even terms in EQU. 6 cancel and go to zero. In addition, the third order odd component is negligible since a.sub.3 is approximately equal to zero. Furthermore, all the higher order odd coefficients are significantly less than a.sub.3 and can be disregarded. By eliminating these terms and substituting a.sub.1=k(V.sub.GV.sub.T) where k is one of parameters defining the transistor, EQU. 6 becomes:
I=2k(V.sub.GV.sub.T)V.sub.1(EQU. 7)
Since V.sub.G and V.sub.T are assumed constant, the MOS device 4-4 behaves as a linear resistor in the triode region 4-3.
[0076]
V.sub.G=V.sub.G0+V.sub.2(EQU. 8)
Substituting EQU. 8 into EQU. 7 and simplifying provides the current through MOS device 4-4 as EQU. 9 which consists of two parts: a reference product component and a leakage term.
I=2 kV.sub.1V.sub.2+2kV.sub.1(V.sub.G0V.sub.T)(EQU. 9)
The first term is a reference product component of 2 kV.sub.1V.sub.2 representing the multiplication product. The second term is the leakage term 2 kV.sub.1(V.sub.G0V.sub.T) and represents the leakage component of the MOS device 4-4.
[0077]
[0078] The MOS device 4-4 as configured in
[0079]
Implementing the Triode Multiplier
[0080]
[0081] The triode transistor M.sub.6 couples the two legs of the differential amplifier at the emitters of transistors Q.sub.1 and Q.sub.2. The node 5-5 coupled to the gate of M.sub.6 receives the signal voltage V.sub.2, while the source and drain of the triode transistor M.sub.6 receives the differential signal voltage of V.sub.1 via the nodes 5-3 and 5-4 coupled to the base junctions of the Q.sub.1 and Q.sub.2 bipolar junction transistors (BJT), respectively. The applied differential signal voltage of V.sub.1 at the bases of the BJT's each experiences a V.sub.BE drop. Each of the differential signal voltages of V.sub.1 are down shifted by this voltage drop before being applied to the source and drain of the triode transistor M.sub.6. The triode transistor M.sub.6 multiplies the signal voltage V.sub.2 times the V.sub.BE shifted voltage V.sub.1, hereinafter, unless specifically stated otherwise, referred as V.sub.1. The transistor configuration of the three transistors, in this case Q.sub.1, Q.sub.2 and M.sub.6, forms a triode interface 5-2. The transistor Q.sub.1 and Q.sub.2 interface the triode transistor to the differential triode multiplier. The triode interface represents the circuit block performing the multiplication and is between a load 5-1 and a current source 5-9. The DC voltages V.sub.Q, V.sub.G, and V.sub.B bias the operation of the triode transistor in the triode region. Adjustment of these DC voltages also controls the gain of the overall circuit.
[0082] The multiplication of V.sub.1 times V.sub.2 causes a current I represented by EQU. 9 to flow through the triode transistor M.sub.6 as depicted in
[0083] The current I.sub.ref in the diode connected MOS transistor M.sub.1 adjusts the bias current I.sub.bias. Transistors M.sub.2 and M.sub.3 in the current source unit 5-9 mirror the bias current I.sub.bias into the legs of the differential triode multiplier. A scaling of the physical dimensions of transistors M.sub.2 and M.sub.3 compared to the physical dimension of transistor M.sub.1 sets the I.sub.bias current within each leg of the triode multiplier circuit. The current I.sub.ref adjusts the current bias. Typically, each leg of the differential triode multiplier has identical characteristics, for example, transistor Q.sub.1 is identical to Q.sub.2, transistor M.sub.4 is identical M.sub.5, etc.
[0084] The differential load circuit 5-1 uses a common mode voltage determined by the resistor divider R.sub.1 and R.sub.2 network between the two legs and applies this common mode voltage between the resistors to each gate of the P-channel devices, M.sub.4 and M.sub.5, within the differential load circuit 5-1. This self-biasing of transistors M.sub.4 and M.sub.5 provides a stable load for the triode multiplier circuit.
[0085] An adjustment of the DC voltages of V.sub.Q or V.sub.G varies the gain of the multiplier. The final biasing values of V.sub.Q or V.sub.G after an adjustment should set the triode transistor M.sub.6 in the triode region so that the transistor behaves as a triode multiplier.
[0086] The inputs of the circuit receive two signal voltages, V.sub.1 and V.sub.2 (as illustrated in the top spectrum within 5-8). Both of these two signal voltages are operating at a frequency of f.sub.0. The triode multiplier circuit generates an output spectrum (shown in the lower spectrum of 5-8) of three components: the product component at 2f.sub.0, the leakage component at f.sub.0, and the DC component. The product component at 2f.sub.0 provides the multiplication of the two frequency tone signals operating at f.sub.0 at the inputs. The leakage component at f.sub.0 and the DC component are undesirable in the output spectrum of the triode multiplier circuit when generating a desired product component. Circuit techniques described in the latter sections remove the leakage component at f.sub.0 and the DC component.
[0087] The triode transistor within the triode multiplier circuit eliminates the even order harmonics and minimizes the odd order harmonics when compared to conventional analog multipliers. Transistors operated in the triode region generate intermodulation terms having a lower magnitude or eliminate some of the terms altogether. This advantageously allows the triode multiplier circuit to have a greater amplification over the conventional analog multiplier while still maintaining a lower noise floor than the conventional analog multiplier. The triode multiplier circuit provides a cleaner output signal while providing a larger magnitude signal at V.sub.diff. The difference in the effective noise floor between the triode multiplier circuit and a conventional analog multiplier can be as much as 15 dB.
[0088]
[0089] The claimed ideal multiplication of the N-channel MOS transistor M.sub.6 can be implemented by P-channel MOS device as a suitable alternative embodiment for the triode transistor. One embodiment of a circuit using the P-channel as a triode multiplier may require the remaining components of the triode interface within the triode multiplier circuit replaced with their complimentary values.
[0090] Two equal frequency tone signals V.sub.1 and V.sub.2, each at frequency f.sub.0 as illustrated in the top spectrum within 5-8, are applied to the inputs of the circuit in
[0091]
[0092] Nodes 5-3 and 5-4 form a differential input, with an AC signal of +V.sub.1 applied to node 5-3 and an AC signal of V.sub.1 applied to node 5-4, i.e., an AC signal that is 180 out of phase with the AC signal applied to node 5-3. Another AC signal +V.sub.2 is applied to node 5-5. The triode interface 5-2 multiplies the signal voltage of V.sub.2 at node 5-5 with the signal voltage of V.sub.1 applied to nodes 5-3 and 5-4, respectively. The leg 5-6 carries current (I.sub.bias+I) while the leg 5-7 carries current (I.sub.biasI). Reversing the polarity of the signal voltage of V.sub.1 applied to nodes 5-3 and 5-4 would cause the currents flowing in the leg 5-6 to carry a current (I.sub.biasI) while the leg 5-7 would carry a current (I.sub.bias+I). A differential signal voltage V.sub.diff forms between the two legs 5-6 and 5-7 located between the differential load circuit and the triode interface. (Note: the two inputs represented by nodes 5-3 and 5-4 can also be referred to as a differential input of the multiplier circuit with a first input line represented by node 5-3 and a second input line represented by node 5-4.)
[0093] The differential triode multipliers of
Eliminating the Leakage Component
[0094] The triode interface 5-2 generates an output spectrum of three components: the product component at 2f.sub.0, the leakage component at f.sub.0, and the DC component. The product component at 2f.sub.0 provides the multiplication of the two frequency tones at f.sub.0 applied to the inputs. The leakage component at f.sub.0 and the DC component are undesirable in the triode multiplier circuit if the final desired result is a reference product component of 2f.sub.0.
[0095] Note that the double-balanced triode interface configuration means that the two triode interface circuits are interconnected such that their outputs are connected in parallel (i.e., node 5-6 connected to node 8-3 and node 5-7 connected to node 84) while the inputs are connected in a reversed fashion (i.e., node 5-3a connected to node 5-4b and node 5-4a connected to node 5-3b). Also, node 5-5a of triode interface circuit 5-2a and node 5-5b of triode interface circuit 5-2b represent a differential input to the double balanced triode interface, with the AC signal applied to node 5-5a being 180 out of phase from the AC signal applied to node 5-5b, i.e., +V.sub.2 versus V.sub.2.
[0096] The differential output voltage V.sub.diff includes a first AC component on a first output node 8-1, a second AC component on a second output node 8-2, and a common mode DC voltage. The first AC component is substantially phase shifted 180 from the second AC component. Both AC components include substantially the same DC voltage. Similarly, the differential input voltage V.sub.1 includes a first AC component on a first input node 5-3a, a second AC component on a second output node 5-4a, and a common mode DC voltage V.sub.Q. The first AC component is substantially phase shifted 180 from the second AC component. Both AC components contain substantially the same DC voltage V.sub.Q. Finally, the differential input voltage V.sub.2 includes a first AC component on a first input node 5-5a, a second AC component on a second input node 5-5b, and a common mode DC voltage V.sub.G. The first AC component is substantially phase shifted 180 from the second AC component. Both AC components contain substantially the same DC voltage V.sub.G.
[0097] The triode interface 5-2a multiplies the positive signal voltage of V.sub.2 at node 5-5a with both the positive signal voltage of V.sub.1 applied to node 5-3a and the negative signal voltage of V.sub.1 applied to node 5-4a. Using EQU. 9, the leg 5-6 is found to carry a current of 2k(V.sub.1)(V.sub.2)+2k(V.sub.1)(V.sub.G0V.sub.T) while the leg 5-7 carries a current of 2k(V.sub.1)(V.sub.2)+2k(V.sub.1)(V.sub.G0V.sub.T). The second triode interface 5-2b multiplies the negative signal voltage of V.sub.2 at node 5-5b with both the negative signal voltages of V.sub.1 applied to node 5-3b and the positive signal voltage of V.sub.1 applied to node 5-4b. The leg 8-3 carries a current of 2k(V.sub.1)(V.sub.2)+2k(V.sub.1)(V.sub.G0V.sub.T) while the leg 8-4 carries a current of 2k(V.sub.1)(V.sub.2)+2k (V.sub.1)(V.sub.G0V.sub.T). The current in leg 5-6 combines with the current in leg 8-3 to form the current 4k(V.sub.1)(V.sub.2) in leg 8-5. EQU. 9 shows that the leakage component cancels while the product component doubles with a positive amplitude. The current in leg 5-7 combines with the current in leg 8-4 to form the current 4k(V.sub.1)(V.sub.2) in leg 8-6. EQU. 9 shows that the leakage component cancels while the product component doubles with a negative amplitude. In addition, the multiplication result of the two single frequency tones at (f.sub.0f.sub.0) causing a DC component is added to each of the two outputs 8-1 and 8-2 of the circuit. The V.sub.diff output contains the desired peak-to-peak difference signal of 8 kV.sub.1V.sub.2 plus the same DC component applied to each output. The DC component is a function of the phase difference between V1 and V2.
[0098]
[0099]
[0100] Both of the triode interfaces (5-2a and 5-2b) use MOS transistors to form the circuit configuration of the double-balanced triode interface. For example, the triode interface 5-2a include MOS transistors M.sub.7, M.sub.8 and M.sub.6, while triode interface 5-2b includes MOS transistors M.sub.10, M.sub.11 and M.sub.9. The transistors M.sub.7 and M.sub.8 shift the applied input signal voltage of V.sub.1 to transistor M.sub.6 by the gate to source voltage V.sub.GS of the transistors M.sub.7 and M.sub.8. The transistors M.sub.10 and M.sub.11 shift the applied input signal voltage of V.sub.1 to transistor M.sub.9 by the gate to source voltage V.sub.GS of the transistors M.sub.10 and M.sub.11.
Eliminating the DC Component
[0101]
[0102] The triode multiplier configuration of
[0103]
[0104]
[0105]
[0106] Similarly, a differential amplifier 12-2b receives the same reference voltage V.sub.bias and samples the signal of the output node 8-2. The output of the differential amplifier is filtered with a low pass filter 12-1b and applied to the P-channel transistor M.sub.13. Transistor M.sub.13 couples the output node 8-2 to VDD. This feedback loop adjusts the voltage of the output node 8-2 to V.sub.bias. Each output node 8-1 and 8-2 has a DC component set to a voltage of V.sub.bias.
[0107] The output signal between nodes 8-1 and 8-2 contains the desired product component at 2f.sub.0 and this DC component. The DC component remains constant independent of where the triode multiplier, or this embodiment of the phase adder, couples into the signals of the distribution tree network. As the phase adder couples into different locations into the distribution tree network, the feedback loops adjusts the DC component to remain constant independent of location. The feedback loop technique allows extraction of the desired product component at 2f.sub.0 since its associated DC component remains constant independent of where the triode multiplier couples to the network of the distribution signal.
[0108]
[0109] A description of the feedback loop coupled to the node 8-1 follows. A high gain differential amplifier 13-2a couples to the output node 8-1 and the reference voltage V.sub.bias. The output of the differential amplifier couples to a low pass filter formed by R.sub.3 and C.sub.5. A P-channel transistor M.sub.12 connects the output node 8-1 to VDD. The output of the low pass filter couples to the gate of transistor M.sub.12 and forms a feedback loop that adjusts the voltage on output 8-1 to V.sub.bias. If the voltage at node 8-1 is above V.sub.bias, the voltage at the output of the differential amplifier increases. The RC network passes this signal to the gate of M.sub.12 causing a reduction in the conductivity of transistor M.sub.12. This decreases the current in M.sub.12 and causes a drop in the voltage on node 8-1. The voltage on node 8-1 approaches that of the voltage V.sub.bias. Similarly, if the voltage at node 8-1 is below V.sub.bias, the voltage at the output of the differential amplifier decreases. The RC network passes this signal to the gate of M.sub.12 causing a increase in the conductivity of transistor M.sub.12. This increases the current in M.sub.12 and causes a rise in the voltage on node 8-1. The voltage on node 8-1 approaches that of the voltage V.sub.bias if the gain of the differential amplifier 13-2a is high. In practice, the voltage on node 8-1 matches the voltage V.sub.bias.
[0110] Similarly, for the other output node 8-2, a high gain differential amplifier 13-2b couples to the other output node 8-2 and the same reference voltage V.sub.bias. The output of the differential amplifier couples to a low pass filter formed by R.sub.4 and C.sub.6. A P-channel transistor M.sub.13 connects the output node 8-2 to VDD. The output of the low pass filter couples to the gate of transistor M.sub.13 and forms a second feedback loop that adjusts the voltage on output node 8-2 to V.sub.bias until the voltage on node 8-2 matches the voltage V.sub.bias.
[0111] The differential output signal V.sub.diff formed between nodes 8-1 and 8-2 contains the desired product component at 2f.sub.0 and a DC component that is constant independent of where the triode multiplier couples to the signals of the distribution tree network. The DC component remains constant due to the feedback loop independent of where the triode multiplier couples into the signals of the distribution tree network. The feature allows extraction of the desired product component at 2f.sub.0 since its associated DC component remains constant independent of where the triode multiplier, or this embodiment of phase adder, couples to the network of the distribution signal.
[0112]
[0113] Similarly, for the other output node 8-2, a high gain differential amplifier 14-1b couples to one of the output node 8-2 and the same reference voltage of V.sub.bias. The output of the differential amplifier is applied to a low pass filter 14-2b. An N-channel transistor M.sub.20 is placed in parallel with the current source 7-2b while another and channel transistor M.sub.19 is placed in parallel with another current source 7-1b associated with triode interface 5-2b. The low pass filter 14-2b drives the gates of transistors M.sub.19 and M.sub.20. The output of the low pass filter couples to the gate of transistor M.sub.2o and forms a second self-feedback loop that adjusts the voltage on output node 8-2.
[0114] The first and second feedback loops interact with one another via cross-feedback loops. In the first feedback loop transistor M.sub.17 augments the current source 7-2a that influences the second self-feedback loop controlling the voltage of the output node 8-2. Simultaneously, the second feedback loop transistor M.sub.19 augments the current source 7-1b that influences the first self-feedback loop controlling the output voltage 8-1. The self-feedback and cross-feedback loops eventually stabilize and maintain the output voltage and nodes 8-1 and 8-2 at a DC voltage of V.sub.bias.
[0115] The output signal between nodes 8-1 and 8-2 contains the desired product component at 2f.sub.0 and a common DC voltage. The common voltage on nodes 8-1 and 8-2 contain the DC component of V.sub.bias determined by the feedback loops. The DC voltage on nodes 8-1 and 8-2 is constant independent of where the triode multiplier, or this embodiment of the phase adder, couples into the signals of the distribution tree network. The desired product component at 2f.sub.0 can be extracted from the output signal between the nodes 8-1 and 8-2 when its DC component remains constant independent of position.
[0116]
[0117] Similarly, for the other output node 8-2, a high gain differential amplifier 15-1b couples to one of the outputs 8-2 and a reference voltage of V.sub.bias. A low pass filter comprising R.sub.6 and C.sub.8 couples the output of the differential amplifier to the gates of two N-channel transistors M.sub.20 and M.sub.17. Transistor M.sub.20 is placed in parallel with the current source 7-2b while transistor M.sub.17 is placed in parallel with another current source 7-2a. Both transistors M.sub.20 and M.sub.17 supplement the currents of current sources 7-2b and 7-2a to form a second feedback loop that adjusts the voltage on output 8-2. This embodiment of the feedback loop eliminates the cross feedback loops of
[0118] The output signal between nodes 8-1 and 8-2 contains the desired product component at 2f.sub.0 and a DC component that is constant independent of where the triode multiplier couples to the signals of the distribution tree network. The desired product component at 2f.sub.0 can be easily extracted when its DC component remains constant independent of position.
[0119]
[0120]
[0121]
[0122] The output signal at node 17-4 contains the desired product component at 2f.sub.0 and a DC component that is constant independent of where the triode multiplier couples to the signals of the distribution tree network. The desired product component at 2f.sub.0 can be easily extracted when the common mode voltage of the DC component at node 17-4 remains constant independent of position.
[0123]
[0124]
[0125]
Eliminating Leakage and DC Components with a Tank Circuit
[0126] As described earlier, the triode interface 5-2 within the triode interface generates three components: the reference product component, the leakage component, and the DC component.
[0127] As illustrated in the spectrum plots of 21-2, two equal frequency tone signals, V.sub.1 and V.sub.2, each at frequency f.sub.0 and illustrated in the top spectrum within 21-8 are applied to the inputs of the triode interface 5-2. The triode interface 5-2 generates all three terms: the product component at 2f.sub.0, the leakage component at f.sub.0, and the DC component. These three components from the triode interface couple to the bandpass filter 21-1. Each of the tank circuits within this load is tuned to a frequency of 2f.sub.0; thus, the bandpass filter has a high impedance at the frequency of 2f.sub.0 and has a very low impedance components at f.sub.0 and DC. The leakage component at f.sub.0 and the DC component are filtered out leaving only the frequency component at 2f.sub.0. The product component at 2f.sub.0 provides the ideal multiplication of the two frequency tones at f.sub.0 applied to the inputs of the triode interface. The output signal V.sub.diff only contains the spectrum of the product component at 2f.sub.0 as illustrated in the lower spectrum plot in 21-2. Note that the DC component at 10-5 and the leakage component at f.sub.0 have been filtered out by the bandpass filter.
PLL Phase Adding Circuit
[0128] A phase locked loop and a triode multiplier can together generate the product component at 2f.sub.0 and generate a second orthogonal product component at 2f.sub.0. The diagram of the circuit 23-3 illustrated in
[0129] The second input 23-7 of the mixer receives a frequency tone at a frequency of 2f.sub.0. The mixer 23-2 mixes these three resultant components from the analog multiplier 23-1 with the frequency tone at a frequency of 2f.sub.0. The block 23-5 presents the resultant output spectrum at the output 23-6 of the mixer as a function of frequency. The components include the mixing of 2f.sub.0 with DC that generates the 2f.sub.0 component, the mixing of 2f.sub.0 with f.sub.0 that generates an f.sub.0 component and a 3f.sub.0 component, and the mixing of 2f.sub.0 with 2f.sub.0 that generates a DC component and a 4f.sub.0 component.
[0130]
[0131] With the PLL included, the output node 23-6 of the mixer generates the spectrum 24-5. This spectrum is similar to the spectrum 23-5 presented in
[0132] The active antenna array requires a plurality of phase adders. Each phase adder generates a reference product component at a frequency tone at 2f.sub.0. Each antenna element of the active antenna array requires at least one separate reference product component operating at a frequency tone of 2f.sub.0. Thus, each instance of an antenna in an active antenna array requires a corresponding instance of a phase adder. Furthermore, each instance of the reference product component applied to each antenna needs to synchronized in phase and frequency to every other instance of the reference product component that is applied to every other antenna within the antenna array. Each one of the plurality of phase adders couples into the distribution tree network at different physical locations. The signals of the distribution tree network have a fixed global network parameter called synchronization flight time. Based on this parameter, the phase adder generates a reference product component, which is essentially phase coherent (practically identical phase) to every other instance of reference product component generated by the remaining plurality of phase adders. Any phase adder that couples into the signals of the distribution tree network at any location therefore generates a reference product component that is phase coherent to every other instance of phase adder coupled into the signals of the distribution tree network. The signals of the distribution tree network guarantee a phase coherency over the entire area that the array of an active antenna array occupies. For further details of using a plurality of phase adders in an active antenna array, see Mihai Banu, Yiping Feng, and Vladimir Prodanov Low Cost, Active Antenna Arrays U.S. Pat. No. 8,611,959, published Dec. 17, 2013, the disclosure of which is incorporated herein by reference in its entirety.
[0133]
[0134]
[0135] The analog multiplier 23-1 generates a multiplied result. The double-balanced triode interface 8-7 generates a corresponding multiplied result on its two output leads as shown. A first input of the mixer 23-2 receives the multiplied result, the second input of the mixer receives a frequency tone of 2f.sub.0 and the output 23-6 provides the mixed signal result. The corresponding circuit of the mixer 23-2 is the double-balanced Gilbert mixer 25-3 that receives the multiplied result from the double-balanced triode interface 8-7 as the multiplied result and a balanced dual frequency tone of 2f.sub.0 on input leads 25-4 and 25-5 as a second input. The differential outputs 25-1 and 25-2 of the double-balanced Gilbert mixer provide the mixed signal result.
[0136]
[0137] The multiplied result on leads 26-6 and 26-7 from the double-balanced triode interface comprising the ideal 2f.sub.0 multiplied component mixes in the double-balanced Gilbert mixer 25-3 with the 2f.sub.0 output signals 25-4 and 25-5 from the VCO 24-4. The operation of the PLL causes the 2f.sub.0 output of the VCO to become orthogonally locked to the reference 2f.sub.0 current signals on leads 26-6 and 26-7 generated by the double-balanced triode interface.
[0138]
[0139] The distribution tree network couples a first differential signal carrying a differential reference product component tone f.sub.0 flowing in a first direction and couples a second differential signal carrying frequency tone f.sub.0 in a second opposite direction to the multiplier. The first differential signals 27-3 and 27-4 couple to transistors M.sub.7, M.sub.8, M.sub.10, and M.sub.11. These transistors switched the bias current in each of the triode interfaces. The second differential signals 27-1 and 27-2 couple to the gates of the triode transistors M.sub.6 and M9. These transistors control the current flow I between the legs of the triode interfaces. The magnitude of the current flow I is typically much less than the magnitude of the current I.sub.bias.
[0140]
[0141]
[0142] Note that most of the above-described circuits are preferably fabricated on a single integrated circuit chip on which much greater uniformity among the characteristics and performance of the devices is more easily achievable. This includes, for example, the circuits illustrated by
Removing Phase Errors Due to Practical Impairments
[0143] The practical realizations of the phase adding circuits disclosed in the previous sections may have non-negligible output phase errors due to transistor mismatches, bias variations, temperature variations, undesired signal coupling, etc. In other words, the output phase of the practical realizations will be different from the ideal sum of the two input phases by an error value. Next, techniques to reduce or eliminate these practical phase errors are described. These techniques are also referred as calibration methods.
[0144] In the case of the PLL-based phase-adding circuits, such as those of
[0145] A method for minimizing or eliminating the phase errors mentioned above is to calibrate out the DC errors at the input of the VCO. This can be done by first shifting the signal frequency at the second input of the mixer (23-7 in
[0146] The following presents implementations of this concept together with adding PLL locking aid mechanisms.
[0147]
[0148] Switch SW1 is set to form a different PLL loop called the Initialization PLL Loop. This loop includes components common to Primary PLL Loop, namely, the loop filter 26-4 and the VCO 24-4 (and the buffer 28-1). However, the Initialization PLL Loop uses the new circuit components including a divide-by-two circuit 30-2 and a phase and frequency detector 30-3, to complete the Initialization PLL Loop. The newly formed Initialization PLL Loop includes the phase frequency detector 30-3, the loop filter 26-4, the VCO 24-4, a buffer 28-1, and the divide-by-two circuit 30-2. The Initialization PLL Loop sets the operating frequency of the VCO 24-4 to twice the frequency of the f.sub.0 frequency tone coupled from the signals of the distribution tree network. The f.sub.0 frequency serves as a reference product component for the phase frequency detector 30-3. The phase frequency detector 30-3 compares the reference product component f.sub.0 from the distribution tree network with the frequency of the VCO 24-4 after being divided-by-two circuit 30-2. The Initialization PLL Loop settles to generate a DC control voltage at node 30-16 at the output of the loop filter 26-4 that causes the VCO to operate at a frequency 2f.sub.0.
[0149] Before the SW1 is switched back to create the Primary PLL Loop, the DC voltage at the output of the folded cascode 17-1 needs to be adjusted to match the DC control voltage of the Initialization PLL Loop at the output of the loop filter 26-4, which is stored in the memory block 30-17. To accomplish this, the switches SW1 and SW2 are changed to initialize the DC voltage at the output of the folded cascode. To calibrate out only the DC errors but not the desired phase adding DC component at the input of the VCO, the conditions of the switches SW1 and SW2 are changed as shown in
[0150] Referring to
[0151] The comparator 30-5 within the feedback loop compares the DC voltage stored in the memory 30-17 with the DC output voltage at the output of the folded cascode 30-14 via the low pass filter 30-4. The comparator 30-5 compares these two input signals and applies the resultant signal to a sequential state machine 30-6. The sequential state machine produces an output based on the result of the comparator. The output 30-15 from the state machine adjusts the current in the current adjust circuit 30-7 in small incremental steps. The adder 30-8 combines the small incremental currents to the existing current that the folded cascode 17-1 sources to the mixer 23-2. The small incremental currents cause the DC operating point at the output 30-14 of the folded cascode to change and thereby reduce the difference between the signals applied to the inputs of the comparator 30-5. The sequential state machine receives the output of the comparator and if that output is not zero, it increments the current to the adder 30-8. This process continues until the difference between the inputs applied to the comparator 30-5 approach zero. Once the comparator determines that the difference passes zero and becomes negative, the state machine ceases operation and stores the digital state of the current adjust circuit 30-7 in a memory (not shown). The stored result is then continuously applied to the current adjust circuit 30-7 such that the output voltage at 30-14 of the folded cascode 17-1 substantially matches the voltage value stored in the memory block 30-17, which equals the voltage that causes the VCO to operate at a frequency of 2f.sub.0.
[0152] Once the DC voltage at the output 30-14 of the folded cascode 17-1 matches the loop control voltage stored at the memory 30-17, the DC error calibration is finished. The control voltage 30-16 is re-set to the value stored in the memory 30-17 by switching switch SW1 into its third position connecting the output of folded cascode 17-1 to the input of loop filter 26-4 as illustrated in
[0153] With the Primary PLL Loop formed in this way, the analog multiplier 23-1 generates three components: a product component at 2f0, a leakage component at f.sub.0, and a DC component, and it applies these signals to the mixer 23-2 via input line 30-11. The mixer 23-2 generates the mixing products on node 30-13. These include the mixing of 2f.sub.0 X DC generating a 2f.sub.0 component, the mixing of 2f.sub.0f.sub.0 generating an f.sub.0 component and a 3f.sub.0 component, and the mixing of 2f.sub.02f.sub.0 generating another DC component and a 4f.sub.0 component. The Primary PLL Loop has a locking range that insures that the Primary PLL Loop locks once this PLL loop forms. The DC component at the output 30-16 of the loop filter 26-4 decreases through the feedback action of the Primary PLL Loop. As the DC component reduces to zero, the phase difference between the 2f.sub.0 signals applied to the inputs of the mixer 23-2 approach 90 and orthogonally phase locks the frequency of the VCO to the reference product component tone at 2f.sub.0 at the output of the analog multiplier 23-1. These calibration steps when performed throughout the entire system ensure that the frequencies of all instances of the phase adders within the entire system are globally identical and phase locked.
[0154]
[0155]
[0156]
[0157]
[0158] In step 34-2, the DC voltage output of the loop filter 26-4 in the first PLL is stored in memory 30-17, and then memory 30-7 is connected to a first input of comparator 30-5 within the feedback loop. The feedback loop includes comparator 30-5, state machine 30-6, current adjust circuit 30-7, folded cascode 17-1, and low pass filter 30-4. The state machine is a sequential machine. Digital operations perform decisions once per clock cycle, unless the state machine halts the sequence operation.
[0159] In step 34-3, the initialization PLL loop is broken and the frequency selection block 30-18 is switched into the circuit to change the VCO control voltage to shift the VCO frequency from the locking frequency in the initialization PLL loop from 2f.sub.0 to 2f.sub.0+f, where f is a small frequency shift compared to f.sub.0.
[0160] In step 34-4, mixer 23-2 mixes the signal from the output of the analog multiplier 23-1 with the frequency generated by the VCO 24-4. The mixer 23-2, which can be a double-balanced Gilbert mixer (although other mixer configurations are possible), generates a mixed signal. The VCO output signal couples to the double-balanced Gilbert mixer. Optionally, the buffer 28-1 buffers the VCO output signal for improved capacitance drive characteristics.
[0161] In step 34-5, the mixed signal couples through folded cascode 17-1 to a second input of the comparator 30-5. The folded cascode 17-1 provides the current source for the mixer 23-2 and generates an output signal based on the signals coming out of the mixer 23-2. Low pass filter 30-4 filters the output signal and couples the filtered output signal to the second input of the comparator 30-5.
[0162] In step 34-6, a current is incrementally introduced into the feedback loop to adjust the second input to the adder 30-8 until the DC output of the folded cascode 17-1 substantially matches the voltage at the first input of the comparator 30-5. The feedback loop contains state machine 30-6, which operates sequentially. Once the comparator 30-5 receives its two inputs, the state machine receives the comparison result of the comparator and decides how to adjust the current into the node between the mixer and a folded cascode such that the differences between the inputs to the comparator reduce. Digitally weighed transistor arrays controlled by the state machine provide the current adjustments. The arrays include transistors placed in parallel and each transistor has a digitally scaled width of 1, 2, 4, etc. The state machine enables the transistors to adjust the overall width of the array. The sequence of the state machine steps through each clock cycle and either increments or decrements the overall width of the transistor array by one minimum transistor width. Each step causes the voltage at the output of the folded cascode to change such that the difference applied to the inputs of the comparator decreases. In the sequential process, the transistor width of the array adjusts every clock cycle. Once the voltage inputs applied to the comparator flip polarity, the state machine stops the sequential process. The digital weight that was determined by the state machine is stored in memory. The memory holds the digital weight and applies this digital weight to the transistor arrays during normal operation.
[0163] In step 34-7, switch SW1 disconnects the frequency selection block from the input to the loop filter 26-4 and couples the output of the folded cascode 17-1 to the input of the loop filter 26-4. This switching process also forms the primary PLL loop including the loop filter 26-4, VCO 24-4, buffer 28-1, mixer 23-2, and folded cascode 17-1. Since the voltage at the output of the folded cascode 17-1 substantially matches the voltage at the output of the loop filter 26-4, coupling them minimizes the transient behavior of the primary PLL loop. This allows the newly formed primary PLL loop to operate well within its locking range.
[0164] In step 34-8, the primary PLL loop phase locks the 2f.sub.0 frequency of VCO to the 2f.sub.0 component of the multiplied components generated by the analog multiplier 23-1. The mixer 23-2 compares these two frequencies and reduces the DC voltage component at the output of the folded cascode 17-1. As the DC voltage component reduces to zero, the primary PLL loop becomes phase locked.
[0165] Other embodiments are within the following claims. For example, a network and a portable system can exchange information wirelessly by using communication techniques such as Time Division Multiple Access (TDMA), Frequency Division Multiple Access (FDMA), Code Division Multiple Access (CDMA), Orthogonal Frequency Division Multiplexing (OFDM), Ultra Wide Band (UWB), Wi-Fi, WiGig, Bluetooth, etc. The communication network can include the phone network, IP (Internet protocol) network, Local Area Network (LAN), ad hoc networks, local routers and even other portable systems. A computer can be a single machine or processor or multiple interacting machines or processors (located at a single location or at multiple locations remote from one another). One or more processors that can comprise multiple interacting machines or computers generate these digital or analog control signals. A computer-readable medium can be encoded with a computer program, so that execution of that program by one or more processors to perform one or more of the methods of phase and amplitude adjustment. The claimed semiconductor substrates can be implemented using semiconductors, such as, silicon, germanium, gallium arsenide, III-V semiconductor, etc. Packaged units called chips contain these semiconductor substrates and mount on a circuit board within the system of the phased array. The circuitry formed on the semiconductor substrates can use the technology of CMOS or BiCMOS fabrication.