SWITCHED CURRENT SOURCE CIRCUITS
20230238954 · 2023-07-27
Inventors
Cpc classification
H02M3/07
ELECTRICITY
International classification
Abstract
A switched current source circuit, comprising first and second voltage source nodes; a load; a current source; and capacitor switching circuitry comprising a load node, a capacitor and a plurality of switches configured, based on a control signal, to adopt a biasing configuration followed by an active configuration, wherein in the biasing configuration, the load node is conductively connected to the second voltage source node to bias a voltage level at the load node, and the capacitor is connected so that it at least partly charges; and in the active configuration, the load node is conductively connected via the load to the first voltage source node, and via the capacitor to the current source to increase a potential difference between the first voltage source node and the load node.
Claims
1. A switched current source circuit, comprising: first and second voltage source nodes; a load; a current source; and capacitor switching circuitry comprising a load node, a capacitor and a plurality of switches configured, based on a control signal, to adopt a biasing configuration followed by an active configuration, wherein: in the biasing configuration, the load node is conductively connected to the second voltage source node to bias a voltage level at the load node, and the capacitor is connected so that it at least partly charges; and in the active configuration, the load node is conductively connected via the load to the first voltage source node, and via the capacitor to the current source to increase a potential difference between the first voltage source node and the load node.
2. The switched current source circuit of claim 1, wherein, in the active configuration, a current controlled by the current source causes a current to flow through the load and the load node and thereby increases the potential difference between the first voltage source node and the load node.
3. The switched current source circuit of claim 1, wherein the capacitor switching circuitry is configured, based on the control signal, to alternate between the biasing configuration and the active configuration.
4. The switched current source circuit of claim 1, wherein: the capacitor has first and second terminals; the first terminal is connected to the load node in the biasing and active configurations; and the capacitor switching circuitry is configured to conductively connect the second terminal to the first voltage source node or another voltage source node in the biasing configuration and via the current source to the second voltage source node in the active configuration.
5. The switched current source circuit of claim 4, wherein, in the active configuration, the current source causes a current to flow at the second terminal of the capacitor and the capacitor causes an equivalent or the same current to flow at the first terminal of the capacitor, thereby increasing said potential difference between the first voltage source node and the load node.
6. The switched current source circuit of claim 1, wherein, in the active configuration, the voltage level at the load node is shifted or adjusted or changed to a value further from the voltage level of the first voltage source node than the voltage level of the second voltage source node.
7. The switched current source circuit of claim 1, wherein: the switching circuitry comprise switches S.sub.1, S.sub.2, S.sub.3 and S.sub.4; the load node is connected via switch S.sub.1 and the load to the first voltage source node, and via switch S.sub.3 to the second voltage source node; the capacitor is connected between the load node and a node N.sub.2; node N.sub.2 is connected to the first voltage source node or another voltage source node via switch S.sub.4, and via switch S.sub.2 and the current source to the second voltage source node; and the capacitor switching circuitry is configured, based on the control signal, such that switches S.sub.3 and S.sub.4 are ON and switches S.sub.1 and S.sub.2 are OFF in the biasing configuration, and switches S.sub.3 and S.sub.4 are OFF and switches S.sub.1 and S.sub.2 are ON in the active configuration.
8. The switched current source circuit of claim 7, wherein: the load node is connected in series with the switch S.sub.1 and the load to the first voltage source node; and/or node N.sub.2 is connected in series with the switch S.sub.2 and the current source to the second voltage source node.
9. The switched current source circuit of claim 1, wherein: said load comprises first and second loads; and the capacitor switching circuitry is configured, in the active configuration, to conductively connect the load node to the first voltage source node via either the first load or the second load in dependence upon a data signal.
10. The switched current source circuit of claim 9, wherein: the switching circuitry comprise switches S.sub.N and S.sub.P; the load node is connected via switch S.sub.N and the first load to the first voltage source node, and via switch S.sub.P and the second load to the first voltage source node; and the capacitor switching circuitry is configured, based on the data signal, such that either switch S.sub.N or switch S.sub.P is ON in the active configuration.
11. The switched current source circuit of claim 1, comprising a plurality of sets of said capacitor switching circuitry.
12. The switched current source circuit of claim 11, wherein the plurality of sets of said capacitor switching circuitry are configured, based on the control signal, such that when one of the sets of capacitor switching circuitry is in its active configuration each other set of capacitor switching circuitry is in its biasing configuration.
13. The switched current source circuit of claim 11 or 12, wherein the plurality of sets of capacitor switching circuitry comprises at least three sets of capacitor switching circuitry, and wherein the control signal comprises at least one clock signal whose duty cycle is configured such that when one of the sets of capacitor switching circuitry is in its active configuration each other set of capacitor switching circuitry is in its biasing configuration.
14. A digital-to-analogue converter comprising the switched current source circuit as claimed in claim 1.
15. Integrated circuitry, such as an IC chip, comprising the switched current source circuit as claimed in claim 1.
16. Integrated circuitry, such as an IC chip, comprising the digital-to-analogue converter as claimed in claim 14.
Description
[0047] Reference will now be made, by way of example, to the accompanying drawings, of which:
[0048]
[0049]
[0050]
[0051]
[0052]
[0053]
[0054]
[0055]
[0056]
[0057]
[0058]
[0059]
[0060]
[0061]
[0062] The circuit 300 comprises first and second voltage source nodes (or voltage sources) V.sub.1 and V.sub.2, a load L, a current source I.sub.SRC and capacitor switching circuitry 310 (shown within a dashed box). The capacitor switching circuitry 310 (corresponding to the switching circuitry 110 of
[0063] The capacitor C has first and second terminals. The first terminal is denoted “−” as the −ve plate and the second terminal is denoted “+” as the +ve plate.
[0064] The capacitor switching circuitry 310 comprises switches S.sub.1, S.sub.2, S.sub.3 and S.sub.4, as mentioned above. The load node N.sub.1 is connected via switch S.sub.1 and the load L (which are connected in series) to the first voltage source node V.sub.1, and via switch S.sub.3 to the second voltage source node V.sub.2. The capacitor C is connected between the load node N.sub.1 and a node N.sub.2. Node N.sub.2 is connected to a third voltage source node V.sub.3 via switch S.sub.4, and via switch S.sub.2 and the current source I.sub.SRC (which are connected in series) to the second voltage source node V.sub.2.
[0065] In
[0066] In another arrangement, the voltage source nodes V.sub.1 and V.sub.3 may be connected together and referred to simply as the first voltage source node V.sub.1. In yet another arrangement, the voltage source nodes V.sub.1 and V.sub.3 may be connected together and referred to simply as the first voltage source node V.sub.1, and also the node N.sub.2 may be connected via switch S.sub.2 and the current source I.sub.SRC to a fourth voltage source node V.sub.4 (not shown) separate from the second voltage source node V.sub.2.
[0067] In the switched current source circuit 300 of
[0068] The load node N.sub.1 is also connected to the second voltage source node V.sub.2 via a path comprising the capacitor C, node N.sub.2, switch S.sub.2 and the current source I.sub.SRC. The load node N.sub.1 may alternatively be described as being connected to the second voltage source node V.sub.2 via the capacitor C, node N.sub.2, switch S.sub.2 and current source I.sub.SRC connected in series. Node N.sub.2 is connected to the third voltage source node V.sub.3 via switch S.sub.4.
[0069] For simplicity and ease of explanation, one path connecting the load node N.sub.1 to the first voltage source node V.sub.1, and comprising one load L, will be considered. Logic gates (G.sub.N and G.sub.P), optional additional (cascode) transistors (S.sub.NCC and S.sub.PCC) and bleed current sources (I.sub.N and IP) have all been omitted, but shall be understood to be optional features as will be seen in later examples. A plurality of parallel connected paths will also be considered in a later example.
[0070] Each of switches S.sub.1 to S.sub.4 is controlled by a control signal (not shown). The control signal either opens or closes the respective switch.
[0071] Operation of the switched current source circuit 300 may best be described in two configurations, described herein as a biasing (or reset or voltage-setting or pre-charge) configuration and an active (or operational or voltage-shifting) configuration. Such configurations may be adopted in corresponding phases, i.e. biasing and active phases. The circuit is configured, based on a control signal or signals (not shown), to adopt the biasing configuration followed by the active configuration.
[0072] The first terminal of the capacitor C (−ve plate) is connected to the load node N.sub.1 (i.e. is connected as such in the both the biasing and active configurations), and the capacitor switching circuitry 310 is configured to connect the second terminal of the capacitor C (+ve plate) to the third voltage source node V.sub.3 in the biasing configuration, and via the current source to the second voltage source node V.sub.2 in the active configuration.
[0073] The capacitor switching circuitry 310 is configured, based on the control signal (not shown), to alternate between the biasing configuration and the active configuration. These configurations correspond to configurations of the switches S.sub.1 to S.sub.4 of the capacitor switching circuitry 310. Capacitor switching circuitry 310 is configured such that switches S.sub.3 and S.sub.4 are ON and switches S.sub.1 and S.sub.2 are OFF in the biasing configuration, and switches S.sub.3 and S.sub.4 are OFF and switches S.sub.1 and S.sub.2 are ON in the active configuration. Although not shown in
[0074] Both configurations will now be described in more detail.
[0075]
[0076] In the biasing configuration, the load node N.sub.1 is connected (directly) to the second voltage source node V.sub.2 (and disconnected from the first voltage source node V.sub.1), and the capacitor C is connected so that it at least partly charges. In
[0077] It is however envisaged that the capacitor C may be connected between any two voltage source nodes in the biasing configuration such that it at least partly charges (whether forming part of the circuit 300 or not), and the third voltage source node V.sub.3 is given merely as one example of such a voltage source node.
[0078] Alternatively, as described above, the switch S.sub.4 may be connected between node N.sub.2 and the first voltage source node V.sub.1 (equivalent to the first and third voltage source nodes V.sub.1 and V.sub.3 being connected together), such that in the biasing configuration the capacitor is connected between the load node N.sub.1 and the first voltage source node V.sub.1, and ultimately between the second voltage source node V.sub.2 and the first voltage source node V.sub.1 (via node N.sub.2 and the load node N.sub.1).
[0079] Over time (per cycle of being in the biasing configuration or over a succession of cycles of being in the biasing configuration), where the capacitor is not already fully charged (as is likely), the voltage across the capacitor begins to increase as more charge accumulates at the second terminal of the capacitor C (+ve plate). It is not essential that the capacitor reaches a fully charged state each time it is in the biasing configuration.
[0080] Since the load node N.sub.1 is (conductively) connected to the second voltage source node V.sub.2 in this configuration, the voltage at the load node N.sub.1 in the biasing configuration is biased to (and ideally is the same as) the voltage of the second voltage source node V.sub.2.
[0081]
[0082] In the active configuration, the load node N.sub.1 is connected via the load L to the first voltage source node V.sub.1, and via the capacitor C to the current source I.sub.SRC to increase a potential difference between the first voltage source node V.sub.1 and the load node N.sub.1. In
[0083] Where the capacitor C was connected between any two voltage source nodes in the biasing configuration as mentioned earlier, the capacitor C is disconnected from these voltage source nodes in the active configuration and connected between the load node N.sub.1 and the current source I.sub.SRC.
[0084] In this active configuration, the current source I.sub.SRC begins to draw charge from the second terminal of the charged capacitor C (+ve plate). As charge is drawn, a corresponding charge is drawn into the first terminal of the capacitor C (−ve plate) via the load node N.sub.1 (from the first voltage supply V.sub.1). Effectively, a current I.sub.SRC drawn by the current source I.sub.SRC causes a corresponding current (of substantially the same magnitude) to flow through the load L and the load node N.sub.1 as indicated. This causes the voltage at the load node N.sub.1 to reduce (as the load node N.sub.1, previously biased to the second voltage source node V.sub.2, sees a voltage drop across the load L due to the current drawn into the first terminal of the capacitor C (−ve plate)).
[0085] Since the load node N.sub.1 was at a voltage level equal to (or biased by) a voltage level at the second voltage source node V.sub.2 at the end of the biasing configuration, the voltage level at the load node N.sub.1 now reduces to a value below that of the second voltage source node V.sub.2. Because of this, the active configuration may be referred to as a shifting or voltage-shifting configuration or phase, where the voltage at the second terminal of the capacitor C (+ve plate) and the load node N.sub.1 is shifted (in this case, downwards).
[0086] This effect is desirable as it results in a voltage difference or potential difference between the first voltage source node V.sub.1 and the load node N.sub.1 (V.sub.1-N.sub.1) being greater than between the first voltage source node V.sub.1 and the second voltage source node V.sub.2 (V.sub.1-V.sub.2). This increases the voltage headroom of the circuit in the active configuration since a larger voltage (or potential difference) can exist across the load L.
[0087] For example, consider an implementation where V.sub.1=1V, V.sub.2=0V, V.sub.3=1V, and where the charge stored by the capacitor is given by Q=C*V, where C is the capacitance of the capacitor C and V is the voltage across the capacitor C.
[0088] In the biasing configuration, the capacitor C is connected between third voltage source node V.sub.3 and second voltage source node V.sub.2. The capacitor C has a potential difference across its terminals equal to 1V (V.sub.3-V.sub.2), and begins to charge towards a charge Q=1*C. The load node N.sub.1 is set to 0V (via switch S.sub.3). The voltage difference between first voltage source node V.sub.1 and second voltage source node V.sub.2 is 1V (1V-0V).
[0089] In the active configuration, the capacitor C is connected between the load node N.sub.1 and the current source I.sub.SRC. The current source I.sub.SRC begins to draw charge from the second terminal of capacitor C (+ve plate), and the first terminal of capacitor C (−ve plate) begins to draw charge from the load node N.sub.1 (from the first voltage source node V.sub.1). As charge is drawn from the load node N.sub.1, the voltage at the load node N.sub.1 starts to reduce (to a value lower than that of the second voltage source node V.sub.2). Therefore, the voltage at the load node N.sub.1 decreases from 0V to −ΔV, where ΔV is a voltage difference. The potential difference between the first voltage source node V.sub.1 and load node N.sub.1 is thus 1V+ΔV (1V−(−ΔV)). The voltage difference ΔV may depend on the capacitance of capacitor C, the length of time the circuit remains in the active configuration, and the total charge Q stored on the capacitor C.
[0090] The voltage headroom of the circuit has thus increased, since a larger potential difference exists between the first voltage source node V.sub.1 and the load node N.sub.1, allowing a larger voltage to be induced across the load.
[0091] In summary, the capacitor C is either being charged to a potential of the third voltage source node V.sub.3 (assuming the second voltage source node V.sub.2 is at ground) or is being used to cause a current to flow through the load L and load node N.sub.1 based on the current I.sub.SRC drawn by the current source I.sub.SRC. During the biasing configuration the current coming out of the second terminal of the capacitor C (+ve plate) is effectively also going into the first terminal of the capacitor C (−ve plate), via the switches S.sub.2 and S.sub.1 respectively. The capacitor C enables current to be drawn from (or pushed onto) the load node N.sub.1 and allows the potential of the first terminal of the capacitor C (−ve plate) at the load node N.sub.1 to go below the voltage of the second voltage source node V.sub.2, thus effectively boosting the voltage headroom.
[0092]
[0093]
[0094] The waveforms have been divided into consecutive periods, marked by the dashed vertical lines passing through both waveforms. These periods correspond to the biasing and active configurations, and the timing diagram alternates between the two configurations as time goes on.
[0095] The timing diagram starts at the beginning of a period or phase corresponding to the biasing configuration.
[0096] In the biasing configuration, the capacitor C is connected between the third voltage source node V.sub.3 and the second voltage source node V.sub.2. The voltage at the second voltage source node V.sub.2 is assumed to be 0V or ground. Waveform N.sub.2 shows the voltage at the second terminal of the capacitor (+ve plate) charge up to, and then remain, at a voltage V.sub.3 of the third voltage source node V.sub.3.
[0097] In the biasing configuration, the load node N.sub.1 is connected to the second voltage source node V.sub.2. Waveform N.sub.1 shows the voltage at the load node N.sub.1 rise up to, and remain at, a voltage V.sub.2 of the second voltage source node V.sub.2 (assumed here to be 0V for simplicity as mentioned above).
[0098] The timing diagram then transitions into the next period or phase, corresponding to the active configuration.
[0099] In the active configuration, the capacitor C is connected between the second voltage source node V.sub.2 via the current source I.sub.SRC, and the first voltage source node V.sub.1 via the load L. As mentioned earlier, the current I.sub.SRC drawn by the current source I.sub.SRC causes a corresponding current to flow through the load L and the load node N.sub.1.
[0100] The voltage across the capacitor C remains constant, but as more charge is drawn by the current source I.sub.SRC, the voltages at both the node N.sub.2 and the load node N.sub.1 reduce substantially at the same rate (assuming the voltage across the capacitor C remains constant), shown by downward gradients or slopes on the timing diagram for N.sub.2 and N.sub.1, and continue to decline at this rate throughout the duration of the active configuration as more charge is drawn by the current source I.sub.SRC. The reduction (or difference) in voltage at each of the nodes N.sub.1 and N.sub.2 between the beginning and end of the active configuration is shown as ΔV.
[0101] The timing diagram then transitions back into the active configuration and the waveforms repeat.
[0102] Ideally, after switching to the biasing configuration, the voltage at node N.sub.2 would rise up to voltage V.sub.3 instantaneously, however, in reality, the capacitor will take some time to fully charge. During switching, a small amount of charge stored on the capacitor C is lost and this is replenished in each period or phase when the circuit is in the biasing configuration. Ideally, after switching to the biasing configuration, the voltage at node N.sub.1 would rise up to voltage V.sub.2 instantaneously, however, in reality, the voltage at the load node N.sub.1 may exhibit voltage overshooting (where the voltage momentarily rises above voltage V.sub.2 before reducing and settling at voltage V.sub.2 again) instead of a gradual rise (as shown in
[0103]
[0104]
[0105] In the circuit 400, and looking at circuit 300, the path from the load node N.sub.1 to the first voltage source node V.sub.1 has been replaced with parallel paths as in circuit 200, so that the load node N.sub.1 may be referred to as a tail node. Thus, switches S.sub.N and S.sub.P together correspond to switch S.sub.1, output nodes Z.sub.N and Z.sub.P together correspond to output node Z, and loads L.sub.N and LP together correspond to load L. Additional (cascode) transistors S.sub.NCC and S.sub.PCC and bleed current sources I.sub.N and I.sub.P have also been provided in line with circuit 200.
[0106] Similarly, logic gates G.sub.N and G.sub.P, being AND gates, have been provided to drive switches S.sub.N and S.sub.P, respectively, in line with circuit 200. As before, the logic gate G.sub.N is driven by clock signal CLK and data signal D.sub.N and the logic gate G.sub.P is driven by the clock signal CLK and data signal D.sub.P. Output nodes Z.sub.N and Z.sub.P may be considered complementary analogue outputs corresponding to complementary digital inputs D.sub.N and D.sub.P, as before.
[0107] Although not shown, it is assumed that switch S.sub.2 is closed (ON) when CLK is HIGH and open (OFF) when CLK is LOW, and that switches S.sub.3 and S.sub.4 are closed (ON) when CLK is LOW and open (OFF) when CLK is HIGH.
[0108] Operation of circuit 400 is thus largely the same as that described in relation to
[0109] The current source I.sub.SRC has been shown as a current source, and not two series connected transistors (as shown in
[0110] While
[0111]
[0112] The switched current source circuit 500 comprises a plurality of sets of said capacitor switching circuitry 510 (denoted as CAPACITOR SWITCHING CIRCUITRY.sub.A and CAPACITOR SWITCHING CIRCUITRY.sub.B), connected in parallel. The parallel-connected sets of capacitor switching circuitry 510 share (or are connected to the same) first voltage source node V.sub.1 (via the same output node Z and load L), second voltage source node V.sub.2, current source I.sub.SRC and third voltage source node V.sub.3.
[0113] Two sets of capacitor switching circuitry 510 connected in parallel may be of particular use when considering the two active and biasing configurations. Considering
[0114] Circuit 500 allows for the biasing and active configurations to be time-interleaved between the sets of capacitor switching circuitry 510. In a time-interleaved application (such as a current steering DAC) two (or more) such stages can be combined to give a continuous current into the load L. Thus, in the case of
[0115] Both sets of capacitor switching circuitry 510 are connected to the same load, each via its own switch S.sub.1 (see e.g.
[0116] While
[0117] Switched current source circuit 500 is presented as a simplified example arrangement, but may be understood to take the form of any of the various alternative circuit configurations previously envisaged, including adopting the capacitor switching circuitry implementation 410 (and thus also the parallel connected paths and plurality of loads).
[0118]
[0119] Switched current source circuit 600 can be understood to have the same topology as switched current source circuit 400 but to comprise two sets of capacitor switching circuitry 410. One set of capacitor switching circuitry 410 is referred to as CAPACITOR SWITCHING CIRCUITRY.sub.A and the other set of capacitor switching circuitry 410 is referred to as CAPACITOR SWITCHING CIRCUITRY.sub.B.
[0120] The components of CAPACITOR SWITCHING CIRCUITRY.sub.A and the components of CAPACITOR SWITCHING CIRCUITRY.sub.B are presented together in combined capacitor switching circuitry 610 (shown as a dashed box). Combined capacitor switching circuitry 610 is shown in this way in order to make comparison with the previously described circuits straightforward.
[0121] Where possible, components of circuit 600 that correspond to components of circuit 400 have been given like reference signs (e.g. loads L.sub.N and L.sub.P of the parallel connected paths).
[0122] The components outside the combined capacitor switching circuitry 610 may be understood based on
[0123] Reference signs of the components within the combined capacitor switching circuitry 610 have been denoted with an additional suffix character A or B to denote whether the components belong to CAPACITOR SWITCHING CIRCUITRY.sub.A or CAPACITOR SWITCHING CIRCUITRY.sub.B. For example, components denoted by an A subscript character (e.g. G.sub.N-A, N.sub.1-A) are components of CAPACITOR SWITCHING CIRCUITRY.sub.A and components denoted by a B subscript character (e.g. G.sub.N-B, WO are components of CAPACITOR SWITCHING CIRCUITRY.sub.B.
[0124] The combined capacitor switching circuitry 610 may thus be understood as two sets of capacitor switching circuitry 410, combined capacitor switching circuitry 610 comprising two of each component present in capacitor switching circuitry 410, distinguished from one another by the above mentioned subscript characters. In this way,
[0125] Each of CAPACITOR SWITCHING CIRCUITRY.sub.A and CAPACITOR SWITCHING CIRCUITRY.sub.B thus operates in the same way as capacitor switching circuitry 410, and duplicate description may be omitted. CAPACITOR SWITCHING CIRCUITRY.sub.A is controlled by clock signal (control signal) CLK.sub.A and complementary data signals D.sub.N-A, D.sub.P-A, corresponding respectively to CLK, D.sub.N, D.sub.P of
[0126] Switch S.sub.3-A is controlled by control signal CLK.sub.A! (where CLK.sub.A! is the inverse of CLK.sub.A). Switch S.sub.3-B is controlled by control signal CLK.sub.B! (where CLK.sub.B! is the inverse of CLK.sub.B). Switch S.sub.4-A is controlled by control signal CLK.sub.A. Switch S.sub.4-B is controlled by control signal CLK.sub.B. Switch S.sub.2-A is controlled by control signal CLK.sub.A!. Switch S.sub.2-B is controlled by control signal CLK.sub.B!. Clock signal CLK.sub.A! denotes the inverse of clock signal CLK.sub.A, and clock signal CLK.sub.B! denotes the inverse of clock signal CLK.sub.B.
[0127] By setting CLK.sub.A and CLK.sub.B to be complementary clock signals, it is therefore ensured that when CAPACITOR SWITCHING CIRCUITRY.sub.A is in its biasing configuration CAPACITOR SWITCHING CIRCUITRY.sub.B is in its active configuration and vice versa. Of course,
[0128]
[0129]
[0130] Clock signals CLK.sub.A and CLK.sub.B alternate between a value of 0 and 1, transitioning between 0 and 1 at each clock cycle (or tick), shown as vertical dashed lines along the x axis, representing time.
[0131] Clock signal CLK.sub.A is HIGH (high voltage, logic level 1, or HI) when clock signal CLK.sub.B is LOW (low voltage, logic level 0, or LO) and clock signal CLK.sub.B is HIGH when clock signal CLK.sub.A is LOW.
[0132] Data signal D.sub.N-A is a data input to CAPACITOR SWITCHING CIRCUITRY.sub.A and data signal D.sub.N-B is a data signal input to CAPACITOR SWITCHING CIRCUITRY.sub.B. In order to achieve time interleaving between the two sets of capacitor switching circuitry, the data signals are alternately input into CAPACITOR SWITCHING CIRCUITRY.sub.A and CAPACITOR SWITCHING CIRCUITRY.sub.B. In other words, a stream of data bits may be split between the two sets of capacitor switching circuitry. This is shown on the timing diagram of
[0133] In a first example time period X, CAPACITOR SWITCHING CIRCUITRY.sub.A is in the biasing configuration and CAPACITOR SWITCHING CIRCUITRY.sub.B is in the active configuration. CLK.sub.B is HIGH and CLK.sub.A is LOW. Referring to
[0134] In a subsequent second example time period Y, the reverse is true and the transistors thus connect capacitor C.sub.B between the third voltage source node V.sub.3 and second voltage source node V.sub.2, and connect capacitor CA to the second voltage source node V.sub.2 via the current source I.sub.SRC. The voltage at node N.sub.2-B is therefore biased to the voltage at the third voltage source node V.sub.3 (see
[0135] To ensure a constant current is always directed towards the load, CLK.sub.A and CLK.sub.B should be interleaved/timing adjusted to prevent underlap/optimize overlap. Also, the value of bit 0 is seen on data signal D.sub.N-A before the clock signals transition to their next value (or remains on the data signal after the transition) so a stable value is available. As already explained in connection with
[0136] While the periods of time determining the length of the biasing configuration and the active configurations are shown as being the same period of time in
[0137] As mentioned earlier, the switched current source circuit may have a plurality of sets of capacitor switching circuitry configured, based on the control signal, such that when one of the sets of capacitor switching circuitry is in its active configuration each other set of capacitor switching circuitry is in its biasing configuration. For example, the plurality of sets of capacitor switching circuitry may comprise at least three sets of capacitor switching circuitry, and the control signal may comprise at least one clock signal (or a set of three time-interleaved clock signals) whose duty cycle is configured such that when one of the sets of capacitor switching circuitry is in its active configuration each other set of capacitor switching circuitry is in its biasing configuration.
[0138] Where N number of sets of capacitor switching circuitry are used, N clock signals and 2N data signals corresponding to each set of capacitor switching circuitry may be implemented (a data signal D.sub.N and data signal D.sub.P for each capacitor switching circuitry). One clock signal may be HIGH at any given time, and corresponding data signals D.sub.N and D.sub.P may hold the value of the current bit (and its inverse or binary reciprocal) any given time.
[0139] In an example where there are four sets of capacitor switching circuitry, clock signals CLK.sub.A, CLK.sub.B, CLK.sub.C, CLK.sub.D may be used, and data signals D.sub.N-A, D.sub.N-B, D.sub.N-C, and D.sub.N-D may be used. The clock signals may be HIGH one by one in a cycle. For example, CLK.sub.A may be HIGH when CLK.sub.B, CLK.sub.C, CLK.sub.D are LOW. CLK.sub.B may be HIGH when CLK.sub.A, CLK.sub.C, CLK.sub.D are LOW and so on. The data signals may cycle holding the value of each bit. For example, D.sub.N-A may have the value of bit 0. D.sub.N-B may have the value of bit 1. D.sub.N-C may have the value of bit 3. D.sub.N-D may have the value of bit 4 and so on.
[0140]
[0141]
[0142] The circuit of
[0143] It is envisaged that while
[0144]
[0145]
[0146] The present invention may be embodied in many different ways in the light of the above disclosure, within the scope of the appended claims.