Self-Biased Amplifier for Use with a Low-Power Crystal Oscillator
20200186086 ยท 2020-06-11
Inventors
Cpc classification
H03F2200/18
ELECTRICITY
H03F2200/75
ELECTRICITY
H03F2200/267
ELECTRICITY
International classification
H03F1/30
ELECTRICITY
Abstract
A self-biased amplifier includes a capacitor, a bias generation circuit and a common source amplifier. The capacitor is used to receive an input voltage and output an alternating component of the input voltage. The bias generation circuit is coupled to the capacitor, and used to generate a first bias voltage according to the alternating component. The common source amplifier is coupled to the bias generation circuit, and used to generate an amplified voltage according to the first bias voltage.
Claims
1. A self-biased amplifier comprising: a capacitor, configured to receive an input voltage and output an alternating component of the input voltage; a bias generation circuit, coupled to the capacitor, and configured to generate a first bias voltage; and a common source amplifier, coupled to the bias generation circuit, and configured to generate an amplified voltage according to the first bias voltage.
2. The self-biased amplifier of claim 1, wherein: the bias generation circuit comprises: a first transistor comprising: a first terminal coupled to the capacitor; a second terminal configured to receive a first reference voltage; and a control terminal coupled to the first terminal of the first transistor; and a second transistor comprising: a first terminal configured to receive a second reference voltage; a second terminal coupled to the first terminal of the first transistor; and a control terminal configured to receive a second bias voltage; and the common source amplifier comprising: a third transistor comprising: a first terminal; a second terminal configured to receive the first reference voltage; and a control terminal coupled to the first terminal of the first transistor; and a fourth transistor comprising: a first terminal configured to receive the second reference voltage; a second terminal coupled to the first terminal of the third transistor; and a control terminal configured to receive the second bias voltage.
3. The self-biased amplifier of claim 2, wherein the first transistor and the third transistor are N-type metal oxide semiconductor field effect transistors (MOSFETs), and the second transistor and the fourth transistor are P-type MOSFETs.
4. The self-biased amplifier of claim 2, wherein the first transistor and the third transistor are matched, and the second transistor and the fourth transistor are matched.
5. The self-biased amplifier of claim 2, wherein the first transistor and the third transistor are configured to form a current mirror, and the second transistor and the fourth transistor are configured to form current sources.
6. The self-biased amplifier of claim 2, wherein the first reference voltage is a ground voltage, and the second reference voltage is a system voltage.
7. The self-biased amplifier of claim 1, wherein: the bias voltage generation circuit comprises: a first transistor comprising: a first terminal; a second terminal configured to receive a first reference voltage; and a control terminal configured to receive a second bias voltage; and a second transistor comprising: a first terminal configured to receive a second reference voltage; a second terminal coupled to the first terminal of the first transistor; and a control terminal coupled to the capacitor and the first terminal of the first transistor; and the common source amplifier comprising: a third transistor comprising: a first terminal; a second terminal configured to receive the first reference voltage; and a control terminal configured to receive the second bias voltage; and a fourth transistor comprising: a first terminal configured to receive the second reference voltage; a second terminal coupled to the first terminal of the third transistor; and a control terminal coupled to the first terminal of the first transistor.
8. The self-biased amplifier of claim 7, wherein the first transistor and the third transistor are matched, and the second transistor and the fourth transistor are matched.
9. The self-biased amplifier of claim 7, wherein the first transistor and the third transistor are N-type MOSFETs, and the second transistor and the fourth transistor are P-type MOSFETs.
10. The self-biased amplifier of claim 7, wherein the first transistor and the third transistor are configured to form current sources, and the second transistor and the fourth transistor are configured to form a current mirror.
11. The self-biased amplifier of claim 7, wherein the first reference voltage is a ground voltage, and the second reference voltage is a system voltage.
12. The self-biased amplifier of claim 1, wherein: the bias voltage generation circuit comprises: a first transistor comprising: a first terminal; a second terminal configured to receive a first reference voltage; and a control terminal coupled to the capacitor; and a second transistor comprising: a first terminal coupled to the control terminal of the first transistor; and a second terminal coupled to the first terminal of the first transistor; and a control terminal coupled to the control terminal of the first transistor; a third transistor comprising: a first terminal; a second terminal coupled to the first terminal of the second transistor; and a control terminal configured to receive a second bias voltage; and a fourth transistor comprising: a first terminal configured to receive a second reference voltage; a second terminal coupled to the first terminal of the third transistor; and a control terminal configured to receive the second bias voltage; the common source amplifier comprising: a fifth transistor comprising: a first terminal; a second terminal configured to receive the first reference voltage; and a control terminal coupled to the first terminal of the second transistor; and a sixth transistor comprising: a first terminal; a second terminal coupled to the first terminal of the fifth transistor; and a control terminal coupled to the first terminal of the second transistor; a seventh transistor comprising: a first terminal; a second terminal coupled to the first terminal of the sixth transistor; and a control terminal configured to receive the second bias voltage; an eighth transistor comprising: a first terminal configured to receive the second reference voltage; a second terminal coupled to the first terminal of the seventh transistor; and a control terminal configured to receive the second bias voltage.
13. The self-biased amplifier of claim 12, wherein the first transistor, the second transistor, the fifth transistor and the sixth transistor are N-type MOSFETs, and the third transistor, the fourth transistor, the seventh transistor and the eighth transistor are P-type MOSFETs.
14. The self-biased amplifier of claim 12, wherein the first transistor, the second transistor, the fifth transistor and the sixth transistor are matched, and the third transistor, the fourth transistor, the seventh transistor and the eighth transistor are matched.
15. The self-biased amplifier of claim 12, wherein the first reference voltage is a ground voltage, and the second reference voltage is a system voltage.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
[0007]
[0008]
[0009]
[0010]
[0011]
[0012]
[0013]
[0014]
[0015]
DETAILED DESCRIPTION
[0016]
[0017]
[0018] The first terminal of the capacitor 40 is configured to receive the input voltage Vin to filter out a direct current (DC) component of the input voltage Vin to output an alternating component of the input voltage Vin, wherein the input voltage Vin may be the input signal XIN or the output signal XOUT. The first transistor M1 comprises a first terminal coupled to the capacitor 40, a second terminal configured to receive a first reference voltage GND, and a control terminal coupled to the first terminal of the first transistor M1. The second transistor M2 comprises a first terminal configured to receive a second reference voltage VDD, a second terminal coupled to the first terminal of the first transistor M1, and a control terminal configured to receive a second bias voltage VBP. The third transistor M3 comprises a first terminal, a second terminal configured to receive the first reference voltage GND, and a control terminal coupled to the first terminal of the first transistor M1. The fourth transistor M4 comprises a first terminal configured to receive the second reference voltage VDD, a second terminal coupled to the first terminal of the third transistor M3, and a control terminal configured to receive the second bias voltage VBP. The first terminal of the third transistor M3 and the second terminal of the fourth transistor M4 maybe configured to output the output voltage Vo of the self-biased amplifier 32. The first reference voltage GND is a ground voltage, and the second reference voltage VDD is a system voltage.
[0019]
[0020]
[0021] The first transistor M1 comprises a first terminal, a second terminal configured to receive a first reference voltage GND, and a control terminal configured to receive a second bias voltage VBP. The second transistor M2 comprises a first terminal configured to receive a second reference voltage VDD, a second terminal coupled to the first terminal of the first transistor M1, and a control terminal coupled to the capacitor 40 and the first terminal of the first transistor M1. The third transistor M3 comprises a first terminal, a second terminal configured to receive the first reference voltage GND, and a control terminal configured to receive the second bias voltage VBP. The fourth transistor M4 comprises a first terminal configured to receive the second reference voltage VDD, a second terminal coupled to the first terminal of the third transistor M3, and a control terminal coupled to the first terminal of the first transistor M1. The first terminal of the third transistor M3 and the second terminal of the fourth transistor M4 maybe configured to output the output voltage Vo of the self-biased amplifier 32. The first reference voltage GND is a ground voltage, and the second reference voltage VDD is a system voltage. The circuit configurations and operations of the embodiments in
[0022]
[0023] The first transistor M1 comprises a first terminal, a second terminal configured to receive a first reference voltage GND, and a control terminal coupled to the capacitor. The second transistor M2 comprises a first terminal coupled to the control terminal of the first transistor M1, a second terminal coupled to the first terminal of the first transistor M1, and a control terminal coupled to the control terminal of the first transistor M1. The third transistor M3 comprises a first terminal, a second terminal coupled to the first terminal of the second transistor M2, and a control terminal configured to receive a second bias voltage VBP. The fourth transistor M4 comprises a first terminal configured to receive a second reference voltage VDD, a second terminal coupled to the first terminal of the third transistor M3, and a control terminal configured to receive the second bias voltage VBP. The fifth transistor M5 comprises a first terminal, a second terminal configured to receive the first reference voltage GND, and a control terminal coupled to the first terminal of the second transistor M2. The sixth transistor M6 comprises a first terminal, a second terminal coupled to the first terminal of the fifth transistor M5, and a control terminal coupled to the first terminal of the second transistor M2. The seventh transistor M7 comprises a first terminal, a second terminal coupled to the first terminal of the sixth transistor M6, and a control terminal configured to receive the second bias voltage VBP. The eighth transistor M8 comprises a first terminal configured to receive a second reference voltage VDD, a second terminal coupled to the first terminal of the seventh transistor M7, and a control terminal configured to receive the second bias voltage VBP. The first terminal of the sixth transistor M6 and the second terminal of the seventh transistor M7 may be configured to output the output voltage Vo of the self-biased amplifier 32. The first reference voltage GND is a ground voltage, and the second reference voltage VDD is a system voltage. The signal diagram of the self-biased amplifier 32 in
[0024]
[0025]
[0026]
[0027] The disclosure is not limited to the circuit configurations in
[0028] The self-biased amplifiers 32 in
[0029] Those skilled in the art will readily observe that numerous modifications and alterations of the device and method may be made while retaining the teachings of the invention. Accordingly, the above disclosure should be construed as limited only by the metes and bounds of the appended claims.