Attenuation of flicker noise in bias generators
10666192 ยท 2020-05-26
Assignee
Inventors
- Seyed Yahya Mortazavi (San Jose, CA, US)
- ChuanKang Liang (Fremont, CA, US)
- Arvind Keerti (Fremont, CA, US)
Cpc classification
H03F1/26
ELECTRICITY
H03B5/1215
ELECTRICITY
H03F1/0233
ELECTRICITY
International classification
H03B5/00
ELECTRICITY
Abstract
This disclosure provides systems and apparatuses for reducing flicker noise in output signals provided by a radio frequency (RF) amplifier. In some implementations, the RF amplifier may include a bias generator to provide one or more bias signals to control operating points of devices and circuits of the RF amplifier. The bias generator may include a feedback circuit to generate a current to attenuate flicker noise within the bias generator. In some implementations, the feedback circuit may receive a bias voltage and may generate the current based on a frequency of the bias voltage.
Claims
1. A bias voltage generator comprising: an amplifier comprising: a first input terminal configured to receive a reference voltage; a second input terminal; and an output terminal configured to provide an output bias voltage; and a feedback circuit comprising: an input terminal coupled to the output terminal of the amplifier; a first transistor; a second transistor, wherein a source terminal of the first transistor is coupled to a drain terminal of the second transistor, a source terminal of the second transistor is coupled to ground, and a gate terminal of the second transistor and a gate terminal of the first transistor are coupled to the input terminal of the feedback circuit; and an output terminal coupled to the second input terminal of the amplifier and configured to sink a first current, wherein a magnitude of the first current is based on a direct current (DC) output voltage of the amplifier.
2. The bias voltage generator of claim 1, wherein the feedback circuit further comprises: a third transistor coupled to the output terminal and configured to sink the first current.
3. The bias voltage generator of claim 1, wherein the magnitude of the first current is based on variations of the output bias voltage.
4. The bias voltage generator of claim 1, wherein the first transistor and the second transistor are configured to sink a second current based on a voltage of the gate terminals of the first transistor and the second transistor.
5. The bias voltage generator of claim 4, further comprising a fourth transistor configured to generate a third current based on the second current.
6. The bias voltage generator of claim 5, wherein the feedback circuit further comprises: a current minor configured to receive the third current and sink the first current.
7. The bias voltage generator of claim 6, wherein the current mirror comprises a fifth transistor configured to sink the third current.
8. The bias voltage generator of claim 1, further comprising: a gate terminal of a sixth transistor coupled to the output terminal of the amplifier; a source terminal of the sixth transistor coupled to ground; and a drain terminal of the sixth transistor coupled to the second input terminal of the amplifier.
9. An amplifier comprising: a gain stage configured to provide an output signal based at least in part on an input signal and an output bias voltage; and a bias generator comprising: a bias-generating amplifier comprising: a first input terminal configured to receive a reference voltage; a second input terminal; and an output terminal configured to provide the output bias voltage; and a feedback circuit comprising: an input terminal coupled to the output terminal of the bias-generating amplifier; a first transistor; a second transistor, wherein a source terminal of the first transistor is coupled to a drain terminal of the second transistor, a source terminal of the second transistor is coupled to ground, a gate terminal of the second transistor and a gate terminal of the first transistor are coupled to the input terminal of the feedback circuit; and an output terminal coupled to the second input terminal of the bias-generating amplifier and configured to sink a first current, wherein a magnitude of the first current is based on a direct current (DC) output voltage of the bias-generating amplifier.
10. The amplifier of claim 9 wherein the feedback circuit further comprises: a third transistor coupled to the output terminal and configured to sink the first current.
11. The amplifier of claim 9, wherein the magnitude of the first current is based on variations of the output bias voltage.
12. The amplifier of claim 9, wherein the first transistor and the second transistor are configured to sink a second current based on a voltage of the gate terminals of the first transistor and the second transistor.
13. The amplifier of claim 12, further comprising a fourth transistor configured to generate a third current based on the second current.
14. The amplifier of claim 13, wherein the feedback circuit further comprises: a current mirror configured to receive the third current and sink the first current.
15. The amplifier of claim 14, wherein the current mirror comprises a fifth transistor configured to sink the third current.
16. A bias voltage generator comprising: an amplifier comprising: a first input terminal configured to receive a reference voltage; a second input terminal; and an output terminal configured to provide an output bias voltage; a feedback circuit comprising: an input terminal coupled to the output terminal of the amplifier; and an output terminal coupled to the second input terminal of the amplifier and configured to sink a first current, wherein a magnitude of the first current is based on a direct current (DC) output voltage of the amplifier; and a transistor comprising: a gate terminal coupled to the output terminal of the amplifier; a source terminal coupled to ground; and a drain terminal coupled to the second input terminal of the amplifier.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
(1) Aspects of this disclosure are illustrated by way of example, and not by way of limitation, in the figures of the accompanying drawings and in which like reference numerals refer to similar elements.
(2)
(3)
(4)
(5)
(6) Like reference numbers and designations in the various drawings indicate like elements.
DETAILED DESCRIPTION
(7) The following description is directed to certain implementations for the purposes of describing the innovative aspects of this disclosure. However, a person having ordinary skill in the art will readily recognize that the teachings herein can be applied in a multitude of different ways. The described implementations may be implemented in any device, system or network that is capable of transmitting, receiving, and processing signals, including radio frequency (RF) signals. By way of example, the described implementations may be realized in devices, systems, or networks that operate according to any of the IEEE 802.11 specifications, or any of the IEEE 802.15 specifications, the Bluetooth standard, code division multiple access (CDMA), frequency division multiple access (FDMA), time division multiple access (TDMA), Global System for Mobile communications (GSM), GSM/General Packet Radio Service (GPRS), Enhanced Data GSM Environment (EDGE), Terrestrial Trunked Radio (TETRA), Wideband-CDMA (W-CDMA), Evolution Data Optimized (EV-DO), 1EV-DO, EV-DO Rev A, EV-DO Rev B, High Speed Packet Access (HSPA), High Speed Downlink Packet Access (HSDPA), High Speed Uplink Packet Access (HSUPA), Evolved High Speed Packet Access (HSPA+), Long Term Evolution (LTE), AMPS, or other known signals that are used to communicate within a wireless, cellular or internet of things (IOT) network, such as a system utilizing 3G, 4G or 5G, or further implementations thereof, technology.
(8) An amplifier is a circuit that can increase the power of a signal. For example, an RF amplifier may increase the power of an RF signal by increasing a voltage and/or current associated with the RF signal. Amplifiers often include one or more bias generators. A bias generator may provide a stable voltage or current (e.g., a bias signal) that may control operating points of circuits (transistors, current sources, etc.) that are included within the amplifier.
(9) Flicker noise can affect all electrical circuits, including bias generator circuits. Flicker noise has an inverse relationship to signal frequency. That is, flicker noise power increases as signal frequency decreases. One approach for reducing flicker noise in an amplifier is to attenuate and/or cancel flicker noise within the bias generator. In some implementations, the bias generator may include a frequency sensitive feedback circuit that cancels, at least in part, low frequency flicker noise. Bias generators are described in more detail below in conjunction with
(10)
(11) In some implementations, the amplifier 100 may receive a low amplitude input signal 110, and provide an amplified output signal 120 for an RF front-end of a communication device. In some other implementations, the amplifier 100 may be a driving amplifier for receiving a modulated RF signal and amplifying the RF signal for transmission through an antenna.
(12) The flicker-compensated bias generator 103 may provide one or more bias voltages and/or bias currents for the gain stage 102. The flicker-compensated bias generator 103 also may include one or more circuits to attenuate and/or cancel flicker noise that may affect the output signal 120. The flicker-compensated bias generator 103 is described in more detail below in conjunction with
(13)
(14) The transistor 206 may be biased by a gate voltage provided by the amplifier 204. The gate voltage from the amplifier 204 may cause a conductive channel to form between drain and source terminals of the transistor 206. In some embodiments, the source terminal of the transistor 206 may be coupled to ground. The conductive channel may have an equivalent resistance of R.sub.DS. The amplifier 204 may have a sufficiently high input impedance such that the current (T.sub.REFI.sub.FB) flows substantially through the conductive channel of the transistor 206 (e.g., R.sub.DS of the transistor 206). The voltage at node N1 generated by the current (T.sub.REFI.sub.FB) through transistor 206 may be compared to a reference voltage V.sub.REF by the amplifier 204. Amplifier 204 may generate an output voltage Vbias Out based on the voltage at node N1 and V.sub.REF. Note that the output voltage Vbias Out is the gate voltage provided to the transistor 206. In some implementations, the amplifier 204 may be referred to as a bias voltage generating amplifier. In this manner, interaction between the current (I.sub.REFI.sub.FB), the transistor 206, and the amplifier 204 may control the Vbias Out voltage. The resistor 212 and the capacitor 214 may form for a low-pass filter to attenuate high frequency signals generated by the amplifier 204. In some implementations, the low-pass filter of the resistor 212 and the capacitor 214 may increase operational stability of flicker-compensated bias generator 103.
(15) The feedback circuit 208 may be configured to sink the feedback current I.sub.FB based on the Vbias Out voltage. In some implementations, the feedback circuit 208 may sense flicker noise in the Vbias Out voltage and may control the feedback current I.sub.FB to attenuate and/or cancel the flicker noise. The attenuation of flicker noise is described in more detail below in conjunction with
(16)
(17)
(18) The Vbias Out voltage from the amplifier 204 may be coupled to gate terminals of transistors 302 and 304. As shown, transistors 302 and 304 are arranged in series. A source terminal of transistor 302 is coupled to ground. A drain terminal of transistor 302 is coupled to a source terminal of transistor 304. The Vbias Out voltage may control a current I.sub.2 though the transistors 302 and 304.
(19) The resistor 306 may be coupled in series with transistors 302 and 304. Thus, the current I.sub.2 may traverse through the resistor 306. The value of the resistor 306 and the current I.sub.2 may determine a voltage at node N2, and therefore the voltage of a gate terminal of transistor 308. For example, the voltage at node N2 may be expressed as (V.sub.DD(resistance of resistor 306current I.sub.2))). The gate voltage of the transistor 308 may control current I.sub.3. In this manner, current I.sub.3 may be controlled at least in part by the Vbias Out voltage.
(20) The transistors 310 and 312 also may be arranged to form a current mirror. The transistor 310 is coupled in series with the transistor 308. A source terminal of the transistor 308 may be coupled to VDD and a drain terminal of the transistor 308 may be coupled to a drain terminal of the transistor 310. A source terminal of the transistor 310 may be coupled to ground. Therefore, the current O.sub.3 may flow through the transistor 310. Since the transistors 310 and 312 are configured as a current mirror, current I.sub.1 (e.g., the feedback current I.sub.FB of
(21) The voltage reference V.sub.REF and the current reference I.sub.REF together may control, at least in part, the Vbias Out voltage. Thus, choosing values for the voltage reference V.sub.REF and the current reference I.sub.REF may enable the transistors 302, 304, 306, 308, 310, and 312 to be actively biased by the Vbias Out voltage. In this manner, the feedback circuit 208 may receive (sink) a current I.sub.1 (e.g., feedback current I.sub.FB) based on flicker noise through the transistor 312.
(22) The input to the feedback circuit 208 is a voltage (Vbias Out) and the output of the feedback circuit 208 is a current I.sub.1 (e.g., feedback current I.sub.FB). The gain from the input voltage Vbias Out to the output current I.sub.1 may be expressed as a transconductance gm. The transconductance gm may express a ratio of output current to input voltage. For example:
(23)
(24) In some implementations, the gain of the feedback circuit 208 may be a frequency (f) dependent transfer function. For example:
(25)
(26) Since flicker noise is associated with DC (zero hertz) signals, a gain that is less than or equal to 1 (less than or equal to zero dB) for DC signals may help attenuate flicker noise. Moreover, a gain greater than 1 (greater than zero dB) for AC signals may enable the flicker-compensated bias generator 300 to provide a stable Vbias Out voltage based upon V.sub.REF and operation of the transistor 206 for non-DC signals. In this manner, the feedback circuit 208 may generate a feedback current I.sub.1 to attenuate and/or cancel flicker noise. Of note, flicker noise may be attenuated without adding additional R-C networks or without increasing feature sizes of included devices.
(27)
(28) As used herein, a phrase referring to at least one of a list of items refers to any combination of those items, including single members. As an example, at least one of: a, b, or c is intended to cover: a, b, c, a-b, a-c, b-c, and a-b-c.
(29) The various illustrative logics, logical blocks, modules, circuits and algorithm processes described in connection with the implementations disclosed herein may be implemented as electronic hardware, or combinations of both.
(30) Various modifications to the implementations described in this disclosure may be readily apparent to those skilled in the art, and the generic principles defined herein may be applied to other implementations without departing from the spirit or scope of this disclosure. Thus, the claims are not intended to be limited to the implementations shown herein, but are to be accorded the widest scope consistent with this disclosure, the principles and the novel features disclosed herein.