Transimpedance amplifier
11569785 ยท 2023-01-31
Assignee
Inventors
- Kenji Tanaka (Tokyo, JP)
- Naoki Miura (Tokyo, JP)
- Hiroyuki Fukuyama (Tokyo, JP)
- Hideyuki Nosaka (Tokyo, JP)
Cpc classification
H03F1/34
ELECTRICITY
H01F19/04
ELECTRICITY
International classification
H03F1/34
ELECTRICITY
Abstract
A negative feedback inductor and a gate inductor are formed in different wiring layers of a substrate so as to be at least partially overlapped with each other in a plan view. When the lower wiring layer is thinner and the upper wiring layer is thicker, the negative feedback inductor Lc is formed in the lower wiring layer that is thinner.
Claims
1. A transimpedance amplifier comprising: a MOS transistor; a resistor having a first end connected to a drain of the MOS transistor; a first inductor having a first end connected to a second end of the resistor, and wherein a second end of the first inductor is directly connected to a current signal input line; a second inductor having a first end connected to a gate of the MOS transistor, and wherein a second end of the second inductor is directly connected to the current signal input line; a substrate on which the first inductor and the second inductor are disposed; and a plurality of wiring layers over the substrate, wherein the first inductor and the second inductor are disposed in different wiring layers of the plurality of wiring layers so as to be at least partially overlapped with each other in a plan view.
2. The transimpedance amplifier according to claim 1, wherein the first inductor is disposed in a first wiring layer of the plurality of wiring layers, wherein the second inductor is disposed in a second wiring layer of the plurality of wiring layers, and wherein the first wiring layer that is thinner than the second wiring layer.
3. The transimpedance amplifier according to claim 1, wherein the first inductor and the second inductor are arranged so as to generate magnetic fields that reinforce each other.
4. The transimpedance amplifier according to claim 1, wherein the first inductor is a first multilayer inductor that includes a plurality of first inductors in layers of the plurality of wiring layers and connected to each other.
5. The transimpedance amplifier according to claim 4, wherein the second inductor is a second multilayer inductor that includes a plurality of second inductors in layers of the plurality of wiring layers and connected to each other.
6. A transimpedance amplifier comprising: a first MOS transistor having a first source that is grounded; a second MOS transistor having a second source connected to a power supply; a resistor having a first end connected to a connection point between a first drain of the first MOS transistor and a second drain of the second MOS transistor; a first inductor connected between a second end of the resistor and a current signal input line; a second inductor connected between a first gate of the first MOS transistor and the current signal input line; a third inductor connected between a second gate of the second MOS transistor and the current signal input line; a substrate on which the first inductor, the second inductor, and the third inductor are disposed; and a plurality of wiring layers over the substrate, wherein the first inductor, the second inductor, and the third inductor are disposed in different wiring layers of the plurality of wiring layers such that the first inductor is at least partially overlapped with the second inductor and the third inductor in a plan view.
7. The transimpedance amplifier according to claim 6, wherein the first inductor is disposed in a first wiring layer that is thinner than a second wiring layer in which the second inductor or the third inductor are disposed.
8. The transimpedance amplifier according to claim 7, wherein the second inductor and the third inductor are both disposed in the second wiring layer.
9. The transimpedance amplifier according to claim 6, wherein the first inductor, the second inductor, and the third inductor are each a multilayer inductor that includes a plurality of inductors that are disposed in layers of the plurality of wiring layers and are connected to each other.
10. A method comprising: forming a MOS transistor at a top surface of a substrate; and forming a plurality of wiring layers over the substrate, the plurality of wiring layers comprising: a resistor having a first end connected to a drain of the MOS transistor; a first inductor having a first end connected to a second end of the resistor, and wherein a second end of the first inductor is directly connected to a current signal input line; and a second inductor having a first end connected to a gate of the MOS transistor, and wherein a second end of the second inductor is directly connected to the current signal input line, wherein the first inductor and the second inductor are disposed in different wiring layers of the plurality of wiring layers, and wherein the first inductor at least partially overlaps the second inductor in in a plan view.
11. The method according to claim 10, wherein the first inductor is disposed in a first wiring layer of the plurality of wiring layers, wherein the second inductor is disposed in a second wiring layer of the plurality of wiring layers, and wherein the first wiring layer that is thinner than the second wiring layer.
12. The method according to claim 10, wherein the first inductor and the second inductor are arranged so as to generate magnetic fields that reinforce each other.
13. The method according to claim 10, wherein the first inductor is a first multilayer inductor that includes a plurality of first inductors in layers of the plurality of wiring layers and connected to each other.
14. The method according to claim 13, wherein the second inductor is a second multilayer inductor that includes a plurality of second inductors in layers of the plurality of wiring layers and connected to each other.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
(1)
(2)
(3)
(4)
(5)
(6)
(7)
(8)
(9)
(10)
(11)
(12)
(13)
(14)
(15)
(16)
(17)
(18)
(19)
(20)
(21)
(22)
(23)
(24)
DETAILED DESCRIPTION OF ILLUSTRATIVE EMBODIMENTS
(25) The following describes embodiments of the present invention in detail with reference to the drawings.
First Embodiment
(26)
(27) In this TIA 101, the negative feedback inductor (first inductor) Lc is formed in a lower wiring layer S1 of a substrate 1, which includes two wiring layers S1 and S2 in the thickness direction, and the gate inductor (second inductor) Lb is formed in the upper wiring layer S2.
(28) In this example, the wiring layers S1 and S2 have the same thickness. Also, the negative feedback inductor Lc and the gate inductor Lb have a spiral planar shape and are formed so as to be entirely overlapped with each other. Specifically, the negative feedback inductor Lc and the gate inductor Lb are formed in the different wiring layers S1 and S2 of the substrate 1 so as to be entirely overlapped with each other in a plan view.
(29) Because the negative feedback inductor Lc and the gate inductor Lb of this TIA 101 are formed in the different wiring layers S1 and S2 and are entirely overlapped with each other in a plan view, the occupied area of the substrate 1 decreases, and a reduction in surface area is realized. Also, because the negative feedback inductor Lc and the gate inductor Lb are separated in the thickness direction of the substrate 1, the formation of parasitic capacitance is small.
(30) Note that, in the TIA 101 of the first embodiment, the negative feedback inductor Lc is formed in the lower wiring layer S1 and the gate inductor Lb is formed in the upper wiring layer S2, but a configuration is possible in which the gate inductor Lb is formed in the lower wiring layer S1, and the negative feedback inductor Lc is formed in the upper wiring layer S2. Also, the negative feedback inductor Lc and the gate inductor Lb are not necessarily required to be entirely overlapped with each other, and need only be at least partially overlapped with each other.
Second Embodiment
(31)
(32) In this TIA 102, the lower wiring layer S1 is thinner than the upper wiring layer S2, the negative feedback inductor Lc is formed in the thinner lower wiring layer S1, and the gate inductor Lb is formed in the thicker upper wiring layer S2.
(33) In the thinner lower wiring layer S1 of this TIA 102, the path for the flow of current is small, and therefore the parasitic resistance increases. In the thicker upper wiring layer S2, the path for the flow of current is large, and therefore the parasitic resistance decreases. The negative feedback resistor R is connected behind the negative feedback inductor Lc formed in the lower wiring layer S1 (see
Third Embodiment
(34)
(35) In this TIA 103, the negative feedback inductor Lc and the gate inductor Lb are provided so as to generate magnetic fields that reinforce each other. In other words, the negative feedback inductor Lc and the gate inductor Lb have the same winding direction.
(36) Accordingly, mutual induction occurs between the negative feedback inductor Lc and the gate inductor Lb that are arranged close to each other, the inductance per unit of area increases, and a further reduction in surface area can be realized by reducing the diameter and number of turns of the negative feedback inductor Lc and the gate inductor Lb.
Fourth Embodiment
(37)
(38) In this TIA 104, the negative feedback inductor Lc and the gate inductor Lb are multilayer inductors (see
(39) In this example, the negative feedback inductor Lc is a multilayer inductor in which the lower wiring layer S1 includes four layers S1.sub.1 to S1.sub.4, inductors Lc.sub.1 to Lc.sub.4 are formed in the layers S1.sub.1 to S1.sub.4, and the inductors Lc.sub.1 to Lc.sub.4 are interconnected by vias. Also, the gate inductor Lb is a multilayer inductor in which the upper wiring layer S2 includes two layers S2.sub.1 and S2.sub.2, inductors Lb.sub.1 and Lb.sub.2 are formed in the layers S2.sub.1 and S2.sub.2, and the inductors Lb.sub.1 and Lb.sub.2 are interconnected by vias.
(40) Due to self-induction that occurs between layers, a multilayer inductor has a higher inductance per unit of area than a single-layer inductor. However, because the small inductors are interconnected by vias, the parasitic resistance is higher than that of a single-layer inductor. In the TIA 104 shown in
(41) Also, in this TIA 104, the negative feedback inductor Lc and the gate inductor Lb are stacked on each other, and therefore the distance between the inductors is small, and strong mutual induction occurs. Due to this mutual induction between the inductors, the inductance per unit of area increases, thus making it possible to reduce the diameter and the number of turns of the negative feedback inductor Lc and the gate inductor Lb-n, and making it possible to realize a reduction in surface area.
Fifth Embodiment
(42)
(43)
(44) Negative Feedback Inductor
(45)
(46) Note that in the equivalent circuit of the n-channel MOS transistor Mn shown in
(47) As can be understood from the equivalent circuit shown in
(48) Gate Inductor
(49)
(50) As can be understood from the equivalent circuit shown in
Sixth Embodiment
(51)
(52) In this TIA 106, the negative feedback inductor Lc is formed in the lower wiring layer S1, and the gate inductor Lb-n and the gate inductor Lb-p are formed in the upper wiring layer S2. In other words, the gate inductor Lb-n and the gate inductor Lb-p are formed adjacent to each other in the same wiring layer S2.
(53) Also, in this TIA 106, the negative feedback inductor Lc and the gate inductors Lb-n and Lb-p are multilayer inductors. For reference, this TIA is shown in a plan view in
(54) Also, in this TIA 106, in order for the negative feedback inductor Lc and the gate inductors Lb-p and Lp-n to generate magnetic fields that reinforce each other, the winding direction of the negative feedback inductor Lc and the winding direction of the gate inductors Lb-p and Lp-n are set opposite to each other.
(55) Also, in this TIA 106, in order to minimize the parasitic capacitance between wiring on the sides where the negative feedback inductor Lc is overlapped with the gate inductors Lb-p and Lp-n, the circuit is designed such that the wiring positions are not directly above each other, and the wiring widths are reduced.
(56) Variations
(57) Although the present invention has been described with reference to the above embodiments, the present invention is not limited to the above embodiments. Various changes understandable to a person skilled in the art can be made to the configurations and details of the present invention within the scope of the technical idea of the present invention.
REFERENCE SIGNS LIST
(58) 1 Substrate S1, S2, S3 Wiring layer Mn n-channel MOS transistor Mp p-channel MOS transistor R Negative feedback resistor Lc Negative feedback inductor Lb, Lb-n, Lb-p Gate inductor Lin Current signal input line 101 to 106 Transimpedance amplifier (TIA).