Pullable clock oscillator
10651789 ยท 2020-05-12
Assignee
Inventors
- Ben-yong Zhang (Auburn, WA, US)
- Seong-Ryong Ryu (Pleasanton, CA, US)
- Ali Kiaei (San Jose, CA)
- Ting-Ta Yen (San Jose, CA, US)
- Kai Yiu Tam (Santa Clara, CA, US)
Cpc classification
H03B1/02
ELECTRICITY
H03L7/099
ELECTRICITY
H03L7/093
ELECTRICITY
H03B5/326
ELECTRICITY
H03B5/366
ELECTRICITY
H03B2200/004
ELECTRICITY
H03L7/0891
ELECTRICITY
International classification
H03B1/02
ELECTRICITY
Abstract
A clock oscillator includes with a pullable BAW oscillator to generate an output signal with a target frequency. The BAW oscillator is based on a BAW resonator and voltage-controlled variable load capacitance, responsive to a capacitance control signal to provide a selectable load capacitance. An oscillator driver (such as a differential negative gm transconductance amplifier), is coupled to the BAW oscillator to provide an oscillation drive signal. The BAW oscillator is responsive to the oscillation drive signal to generate the output signal with a frequency based on the selectable load capacitance. The oscillator driver can include a bandpass filter network with a resonance frequency substantially at the target frequency.
Claims
1. A circuit for generating an output signal with a target frequency, comprising: a BAW (bulk acoustic wave) oscillator, including a BAW resonator, and a variable load capacitance coupled to the BAW resonator, and responsive to a capacitance control signal to provide a selectable load capacitance; an oscillator driver coupled to the BAW oscillator to provide an oscillation drive signal, the oscillator driver including: a differential negative gm transconductance amplifier with cross-coupled transistors, and a PPRF (parasitic parallel resonance frequency) filter providing band-pass filtering at a resonance frequency substantially at the target frequency, coupled to the emitters of the cross-coupled transistors; the BAW oscillator responsive to the oscillation drive signal to generate the output signal with a frequency based on the selectable load capacitance.
2. The circuit of claim 1, wherein the oscillator driver includes a bandpass filter with a resonance frequency substantially at the target frequency.
3. The circuit of claim 1, wherein the PPRF filter network comprises a capacitance-inductance-capacitance circuit.
4. The circuit of claim 1, wherein the variable capacitance circuitry comprises: a course capacitor array including at least first and second course capacitors coupled to respective sides of the BAW resonator, each capacitor having a capacitance determined by a control word; and an NVM (non-volatile memory) to store the control words for each course capacitor.
5. The circuit of claim 1, wherein: the oscillator driver is a voltage controlled oscillator circuit; the capacitance control signal is a Vtune voltage signal provided by the voltage controlled oscillator circuit.
6. The circuit of claim 5, wherein the voltage controlled oscillator circuit is included in a clock generator that includes a PLL with a PLL loop filter that outputs the Vtune voltage signal.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
(1)
(2)
(3)
(4)
(5)
(6)
(7)
DETAILED DESCRIPTION
(8) This Description and the Drawings constitute a Disclosure for a clock oscillator with a pullable BAW oscillator based on a BAW resonator with a variable load capacitance, including describing design examples (example implementations), and illustrating various technical features and advantages.
(9) An example implementation is as a voltage controlled BAW oscillator (VBCO), such as for use in an example application as a clock generator or clock jitter cleaner.
(10) In this Disclosure, clock jitter is used to describe clock signal quality. Clock jitter typically is defined/measured in time domain, such as period jitter, cycle-to-cycle jitter, and accumulated jitter. Clock jitter can also be defined/measured in frequency domain, such as integrated rms (root mean square) jitter, which is calculated based on measured phase noise spectrum.
(11) In brief overview, in example embodiments, a clock oscillator includes with a pullable BAW oscillator to generate an output signal with a target frequency. The BAW oscillator is based on a BAW resonator and voltage-controlled variable load capacitance, responsive to a capacitance control signal to provide a selectable load capacitance. An oscillator driver (such as a differential negative gm transconductance amplifier), is coupled to the BAW oscillator to provide an oscillation drive signal. The BAW oscillator is responsive to the oscillation drive signal to generate the output signal with a frequency based on the selectable load capacitance. The oscillator driver can include a bandpass filter network with a resonance frequency substantially at the target frequency.
(12)
(13) The example VCBO includes an active oscillator core with the pullable BAW oscillator 110 and a differential negative gm oscillation drive stage 120. BAW oscillator 110 is based on a BAW resonator 112 and a voltage-controlled variable load capacitance 114.
(14) The example variable load capacitance 114 is implemented with dual varactors Cvar, controlled by a Vtune control voltage. Coarse capacitance adjustment is provided by a switched coarse capacitor array 116 including capacitors Ctrim switched by a switch network SW1/SW2 controlled by trim code stored in NVM (nonvolatile memory) 118.
(15) The varactors Cvar and the switched coarse capacitor array 116 provide high-Q tuning load capacitance for the BAW oscillator 110. The trim code (control word) for switched coarse capacitor array can be determined during factory calibration and the result is stored in NVM 118. Using this coarse capacitance trim approach, the target frequency of VCBO can be trimmed within 10's of ppm in the manufacturing process, avoiding digital coarse calibration, and improving oscillator lock time.
(16) The varactors Cvar can be controlled by an analog tuning voltage Vtune, which provides sufficient pull-in range to compensate for frequency shift/deviation caused by factors such as residue error from factory calibration, temperature, and power supply variations, as well as BAW resonator aging. The varactors Cvar can be designed so that the VCBO can meet specified APR (absolute pull range) specifications such as +/50 ppm.
(17) For a PLL implementation such as described in connection with
(18) An example differential oscillation drive stage 120 drives the BAW oscillator 110. The oscillation drive stage 120 is implemented as a differential negative gm transconductance amplifier with cross-coupled NPN 121, with AC coupling capacitors C1/C2. Biasing is provided by resistors R1/R2, and tail current sources I.sub.B. The tail current sources can be implemented with bipolar, MOS and/or resistors.
(19) VCBO output is at the collector terminals VOUTp and VOUTn.
(20)
(21) Alternatively, NMOS/PMOS devices can replace NPN/PNP devices Q1, Q2 in the example implementations in
(22) Referring back to
(23) The PPRF filtering network 122 resonates, i.e. its impedance is around zero, near the target VCBO operating frequency (for example, 2.5 GHz). Hence, the negative gm can be maximized around the VCBO target operating frequency, and is reduced at higher frequencies or near DC.
(24)
(25) The PPRF filtering allows oscillation at a target frequency 301, with PPRF filtering to suppress parasitic resonance frequency oscillations 303 (for example, 10 dB down in comparison to the parasitic resonance frequency at 304). This type of frequency response prevents the oscillator being stuck at DC operating point, or oscillating at an undesired parasitic parallel resonance frequency.
(26) The example drive stage 120 includes a resistive load 124 with an LDO supply 126. The LDO provides a low noise supply to the VCBO, which also reduces the impact of noise and spurious components from the external power supply. Resistors RCS1 and RCS2 provide proper load for the differential NPN devices Q1, Q2, and are part of the bias circuitry of the BAW oscillator 110.
(27) Alternative load schemes include an active PMOS mirror load (or active NMOS load for alternative implementation using PNP devices in
(28)
(29) CP-PLL includes a PFD/CP 405 and a loop filter 406. The feedback loop includes a feedback divider 407. PFD 405 receives a reference clock through a reference path that includes a reference divider 408 to generate a reference frequency, which is compared to the divided feedback frequency 407.
(30) The PFD/CP 405 and loop filer 406 provide a Vtune control signal to the VCBO. Referring to
(31)
(32)
(33)
(34) The Disclosed VCBO can be used to implement a high frequency (>2 GHz) low-noise pullable oscillator based on a BAW oscillator, including a BAW resonator with a voltage-controlled variable load capacitance, and an active core. The BAW resonator can be co-packaged with an IC device, such as in a QFN type of package. The VCBO provides phase noise/jitter performance comparable to that of a VCXO or VCSO, with small size and low cost. High frequency clocks (up to VCBO operating frequency) can be generated without requiring an additional frequency-multiplying PLL.
(35) The Disclosure provided by this Description and the Figures sets forth example embodiments and applications illustrating aspects and features of the invention, and does not limit the scope of the invention, which is defined by the claims. Known circuits, connections, functions and operations are not described in detail to avoid obscuring the principles and features of the invention. These example embodiments and applications, including example design considerations, can be used by ordinarily skilled artisans as a basis for modifications, substitutions and alternatives to construct other embodiments, including adaptations for other applications.