SEMICONDUCTOR ENCAPSULATION STRUCTURE
20200144079 ยท 2020-05-07
Inventors
Cpc classification
H01L23/10
ELECTRICITY
H01L23/06
ELECTRICITY
H01L2924/16598
ELECTRICITY
H01L2924/15153
ELECTRICITY
International classification
H01L23/06
ELECTRICITY
Abstract
Provided is a semiconductor encapsulation structure, including: a device base (1) and a cover plate (2). The device base is provided with a cavity (11) for accommodating a chip (3). The device base is further provided with a cover-plate sintered layer (12). The cover-plate sintered layer is metallized. The cover plate matches the device base. The cover plate is provided with a base sintered layer (22). The base sintered layer is also metallized. The cover plate is connected to the base by sintering. The cover plate is connected to the base by sintering, so that low-temperature connection is achieved, thereby avoiding damage to the chip and electronic components in the base caused by high connection temperature. Furthermore, encapsulating costs are greatly reduced while ensuring connection reliability.
Claims
1. A semiconductor encapsulation structure, comprising: a device base, wherein the device base is provided with a cavity for accommodating a chip, and a top surface of the base is provided with a metallized cover-plate sintered layer, and an upper cover plate, wherein the cover plate is provided with a metallized base sintered layer, and the cover plate is connected to the base through the cover-plate sintered layer and the base sintered layer.
2. The semiconductor encapsulation structure according to claim 1, wherein the base is made of metal, ceramics, glass, plastic or fiberboard, and the cover plate is made of metal, ceramics, glass or quartz.
3. The semiconductor encapsulation structure according to claim 1, wherein metallizing is conducted by using one or more materials selected from a group consisting of copper, silver, gold, nickel, palladium, aluminum, tin, platinum, and zinc.
4. The semiconductor encapsulation structure according to claim 1, wherein sintering paste for sintering is applied to the base sintered layer and/or the cover-plate sintered layer through printing or dispensing.
5. The semiconductor encapsulation structure according to claim 4, wherein the sintering paste comprises metal particles and a solvent, the metal particles are one or more of gold particles, silver particles, and copper particles, and the solvent is a resin material.
6. The semiconductor encapsulation structure according to claim 4, wherein the sintering paste is applied with a thickness between 5 micrometers and 100 micrometers.
7. The semiconductor encapsulation structure according to claim 4, wherein the sintering paste is baked and sintered by a heating device.
8. The semiconductor encapsulation structure according to claim 7, wherein the temperature of baking and sintering is between 100 C. and 500 C.
9. The semiconductor encapsulation structure according to claim 1, wherein electrically interconnected circuits and the chip are disposed inside the device cavity.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
[0016] To describe the technical solutions in the embodiments of the disclosure more clearly, the following briefly describes the accompanying drawings required for describing the embodiments.
[0017]
[0018]
DETAILED DESCRIPTION OF THE EMBODIMENTS
[0019] The concept, specific structures, and produced technical effects of the disclosure are clearly and thoroughly described below with reference to the embodiments and the accompanying drawings for thorough understanding of the objectives, features, and effects of the disclosure. It should be noted that the embodiments in the present application and the features in the embodiments may be combined with each other without causing any conflict. In addition, the descriptions of up, down, left, right, and the like used in the disclosure are merely provided based on the relative position relationships between the components of the disclosure.
[0020]
[0021] The device base 1 is connected to the cover plate 2 through sintering. The cover-plate sintered layer 12 and a base sintered layer 21 are metallized, so that in the process of sintering and connecting the base sintered layer and the cover-plate sintered layer 12, a connecting surface and sintering paste can be fused and connected more adequately. The sintering paste is applied to the cover-plate sintered layer 12 and/or the base sintered layer 21 through printing or dispensing. The application thickness is between 5 micrometers and 100 micrometers. The sintering paste includes nanoscale metal particles and a solvent. The metal particles are one or more of gold particles, silver particles, and copper particles. The solvent may be a resin material. After the device base 1 and the cover plate 2 are joined, a heating or baking device, such as an oven, is used to heat the sintering paste. During the heating, pressure may further be applied to the base 1 and the cover plate 2 to allow a sintering material to be more uniformly filled between joining surfaces so as to achieve better encapsulating. As the metal material is fabricated at nanometer level, the activation energy of the surface of the metal particles is relatively high, and the metal particles can start to melt at a relatively low temperature which is between 100 C. and 500 C., typically about 200 C. In the sintered metal material particles, there may be relatively large metal particles and nanoscale metal particles. During sintering, the nanoscale metal particles melt to link the relatively large metal particles together to achieve connection. During actual use, for different sintered materials, the sintering temperature may be chosen from a range from 100 C. to 500 C. Compared with a conventional soldering manner, the heating temperature is significantly reduced, and is not limited to the encapsulating of metal materials, so that the encapsulating costs are lower and the encapsulating is safer and more reliable.
[0022] Preferred embodiments of the disclosure are described above in detail. However, the disclosure is not limited to the embodiments. A person skilled in the art may further make equivalent variations or replacements without departing from the principle of the disclosure, and these equivalent variations or replacements shall all fall within the scope defined by the claims of the present application.