Second Order Harmonic Cancellation for Radio Frequency Front-End Switches
20200136669 ยท 2020-04-30
Inventors
Cpc classification
International classification
Abstract
A radio frequency switch circuit with improved harmonic suppression and low insertion loss has an antenna port and a plurality of signal ports. A plurality of transistor switch circuits, are connected to a respective one of the plurality of signal ports and to the antenna port. Each of the transistor switch circuits has a transistor, which in an off state, together with a harmonic suppression capacitor and a parallel inductor both connected thereto, define a tank circuit that suppresses RF signals applied to the corresponding transistor switch circuit from a different one of the transistor switch circuits. The harmonic suppression capacitor is tuned to distribute large signal voltage swings in the RE signal amongst parasitic diodes of the transistor.
Claims
1-20. (canceled)
21. A radio frequency switch, comprising: an antenna port; a plurality of signal ports; a plurality of control line ports; and a plurality of transistor switch circuits each connected to a respective one of the plurality of signal ports, to a respective one of the control line ports, and to the antenna port, each of the transistor switch circuits including a transistor that defines a tank circuit for suppression of radio frequency signals applied to the corresponding transistor of a different one of the transistor switch circuits.
22. The radio frequency switch of claim 21 further comprising a plurality of harmonic suppression capacitors each connected to a respective one of the transistor switch circuits.
23. The radio frequency switch of claim 22 further comprising a plurality of parallel inductors each connected to a respective one of the transistor switch circuits.
24. The radio frequency switch of claim 23 wherein each of the transistors of the plurality of transistor switch circuits is defined by a gate, a source, a drain, and a body.
25. The radio frequency switch of claim 24 wherein each of the harmonic suppression capacitors is connected between the body and the drain of the respective transistor.
26. The radio frequency switch of claim 24 wherein each of the inductors is connected between the source and the drain of the respective transistor.
27. The radio frequency switch of claim 24 wherein each of the plurality of control line ports is connected to the respective gate of the transistors.
28. The radio frequency switch of claim 27 wherein each of the transistors is independently activatable in response to an enable signal applied to the corresponding one of the plurality of control line ports connected to the gate thereof.
29. The radio frequency switch circuit of claim 22 wherein the harmonic suppression capacitors are tuned to distribute large signal voltage swings in a radio frequency signal amongst parasitic diodes of the transistors.
30. The antenna switch circuit of claim 29 wherein a first one of the parasitic diodes of each of the transistors is between the body and the drain thereof, and a second one of the parasitic diodes of each of the transistors is between the body and the source thereof.
31. An antenna switch circuit, comprising: an antenna port; a plurality of signal ports; a plurality of transistors each including a gate, a source, a drain, and a body, the source of each of the plurality of transistors being connected to a respective one of the signal ports and the drain of each of the plurality of transistors being connected to the antenna port; a plurality of harmonic suppression capacitors each connected to the body and to the drain of each of the plurality of transistors; and a plurality of parallel inductors each connected to the source and to the drain of each of the plurality of transistors.
32. The antenna switch circuit of claim 31 wherein one of the plurality of harmonic suppression capacitors and one of the plurality of parallel inductors defines a tank circuit with the corresponding one of the transistor to which the one of the plurality of harmonic suppression capacitors and the one of the plurality of parallel inductors are connected.
33. The antenna switch circuit of claim 31 wherein the harmonic suppression capacitors are tuned to distribute large signal voltage swings in a radio frequency signal amongst parasitic diodes of the transistors.
34. The antenna switch circuit of claim 33 wherein a first one of the parasitic diodes of each of the transistors is between the body and the drain thereof, and a second one of the parasitic diodes of each of the transistors is between the body and the source thereof.
35. The antenna switch circuit of claim 34 wherein the tank circuit blocks the radio frequency signal at the drain of the one of the plurality of transistors.
36. An antenna switch circuit, comprising: an antenna port; a plurality of signal ports; a plurality of transistors each including a gate, a source, a drain, and a body, one of the source and the drain of each of the plurality of transistors being connected to a respective one of the signal ports, and the other of the source and the drain of each of the plurality of transistors being connected to the antenna port; a plurality of harmonic suppression capacitors each connected to the body and to the drain of each of the plurality of transistors; and a plurality of parallel inductors each connected to the source and to the drain of each of the plurality of transistors.
37. The antenna switch circuit of claim 36 wherein one of the plurality of harmonic suppression capacitors and one of the plurality of parallel inductors defines a tank circuit with the corresponding one of the transistor to which the one of the plurality of harmonic suppression capacitors and the one of the plurality of parallel inductors are connected.
38. The antenna switch circuit of claim 36 wherein the harmonic suppression capacitors are tuned to distribute large signal voltage swings in a radio frequency signal amongst parasitic diodes of the transistors.
39. The antenna switch circuit of claim 38 wherein a first one of the parasitic diodes of each of the transistors is between the body and the drain thereof, and a second one of the parasitic diodes of each of the transistors is between the body and the source thereof.
40. The antenna switch circuit of claim 39 wherein the tank circuit blocks the radio frequency signal at the drain of the one of the plurality of transistors.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
[0016] These and other features and advantages of the various embodiments disclosed herein will be better understood with respect to the following description and drawings, in which:
[0017]
[0018]
[0019]
[0020]
[0021]
[0022]
[0023]
[0024]
[0025] Common reference numerals are used throughout the drawings and the detailed description to indicate the same elements.
DETAILED DESCRIPTION
[0026] The present disclosure encompasses various embodiments of a radio frequency (RE) switch that minimizes insertion loss while improving harmonics suppression. The detailed description set forth below in connection with the appended drawings is intended as a description of the several presently contemplated embodiments of the filter, and is not intended to represent the only form in which the disclosed, invention may be developed or utilized. The description sets forth the functions and features in connection with the illustrated embodiments. It is to be understood, however, that the same or equivalent functions may be accomplished by different embodiments that are also intended to be encompassed within the scope of the present disclosure. It is further understood that the use of relational terms such as first and second and the like are used solely to distinguish one from another entity without necessarily requiring or implying any actual such relationship or order between such entities.
[0027] The schematic diagram of
[0028] In further detail, the RE switch 10 may be comprised of multiple transistor switch circuits 16, including a first transistor switch circuit 16a connected to the first signal port 14a, a second transistor switch circuit 16b connected to the second signal port 14b, and a third transistor switch circuit 16c connected to the third signal port 14c, for the example SP3T switch 10. Each of the transistor switch circuits 16a-16c are also connected to the antenna port 12. Additional details of the transistor switch circuits 16 will be considered more fully below, but are generally understood to be comprised of a transistor that is turned on and turned off by a voltage control signal applied thereto. More particularly, the first transistor switch circuit 16a has a control input port VC1, the second transistor switch circuit 16b has a control input port VC2, and the third transistor switch circuit 16c has a control input port VC3. For example, the first transistor switch circuit 16a can be activated with a corresponding signal on the control input port VC1 to allow a signal on the first signal port 14a to pass to the antenna port 12.
[0029] An equivalent circuit with the first transistor switch circuit 16a activated is shown in
[0030] In line with the RE switch 10 being a single pole, triple throw type, when any one of the transistor switch circuits 16 are activated, then the others are deactivated. Thus, a disable signal may be applied (or no signal applied) to the control input port VC2 and the control input port VC3 to turn off the respective transistors. The parasitic elements of the transistor switch circuits 16 in the off state, however, are understood to affect harmonic distortion because of the non-linearity of such elements.
[0031] With reference to the schematic diagrams of
[0032] As best shown in the schematic diagram of
[0033] Various embodiments of the present disclosure contemplate a harmonic suppression capacitor Cap_HD2 38 that is connected to the drain 26 and the body 28. It is understood that the harmonic suppression capacitor 38 optimizes second order harmonic distortion by re-distributing large voltage swings in the input RF signal across the parasitic diodes D.sub.bs 36a and D.sub.bd 36b. The graph of
[0034] The schematic diagram of
[0035] Along these lines, each of the transistor switch circuits 16 also has a drain-side DC blocking capacitor 44. Accordingly, the first transistor switch circuit 16a has a first drain-side DC blocking capacitor 44a connected to the drain 26 of the first transistor 20a and to the antenna port 12. The second transistor switch circuit 16b has a second drain-side DC blocking capacitor 44b connected to the drain 26 of the second transistor 20b and to the antenna port 12. The third transistor switch circuit 16c has a third drain-side DC blocking capacitor 44c connected to the drain 26 of the third transistor 20c and to the antenna port 12.
[0036] These DC blocking capacitors 42, 44 are understood to isolate the bias voltage being applied to the transistor switch circuits 16. Additionally, these capacitors are understood to define a resonant circuit with the package parasitic inductance in the operating frequency, which in accordance with the illustrated example, is the WLAN 2.4 GHz frequency.
[0037] Connected in parallel to the transistor 20 in each of the transistor switch circuits 16, that is, across the source 24 and the drain 26, is an inductor 46. Thus, the first transistor switch circuit 16a includes a first inductor 46a, the second transistor switch circuit 16b includes a second inductor 46b, and the third transistor switch circuit 16c includes a third inductor 46c. Together with the harmonic suppression capacitor Cap_HD2 38, and the transistor 20 in the off state, the inductor 46 defines a tank circuit that is contemplated to suppress RE signals that are on the antenna port 12 (and hence the drain 26 of each transistor 20 that has been turned off) from leaking to the signal ports 14 of the deactivated transistor switch circuits 16. As such, an improvement in the isolation between the different transistor switch circuits 16a-16c is envisioned.
[0038] Referring to
[0039] As shown in the flowchart of
[0040] Referring now to the graph of
[0041] In configuring the RF switch 10, and in accordance with the method considered above, the value of the transistor activation suppression capacitor Cgs_1dB 48 is selected to achieve the best peak power handing capability. Thereafter, the value of the harmonic suppression capacitor Cap_HD2 38 is selected that corresponds to the deepest notch in the plots 50 shown in
[0042] Referring to the graph of
[0043] The graph of
[0044] The particulars shown herein are by way of example and for purposes of illustrative discussion of the embodiments of the RE switch only and are presented in the cause of providing what is believed to be the most useful and readily understood description of the principles and conceptual aspects. In this regard, no attempt is made to show details with more particularity than is necessary, the description taken with the drawings making apparent to those skilled in the art how the several forms of the present disclosure may be embodied in practice.