METHOD AND STRUCTURE FOR LAYOUT AND ROUTING OF PCB
20200137880 ยท 2020-04-30
Assignee
Inventors
Cpc classification
H05K1/0218
ELECTRICITY
H05K2201/09972
ELECTRICITY
International classification
Abstract
Disclosed are a method and a structure for layout and routing of a PCB. The method includes: arranging signal lines, a power plane and a ground plane of the PCB in combination, where a portion of a reference plane for the signal lines is configured as a ground plane for providing a reference plane and return paths for the signal lines, to save routing spates. Layout of regions for the power supply, the ground and signal lines is appropriately designed, thereby improving the design density of a board, reducing the number of layers of the PCB, and saving cost.
Claims
1. A method for layout and routing of a PCB, comprising: arranging signal lines, a power plane and a ground plane of the PCB in combination, wherein a portion of a reference plane for the signal lines is configured as a ground plane for providing a reference plane and return paths for the signal lines.
2. The method for layout and routing of a PCB according to claim 1, comprising: providing a PCB comprising 10 stacked layers, and arranging a layout of signal lines and a power supply on each of the 10 stacked layers as: TABLE-US-00005 Layer Number Function Signal Line L1 TOP 1 oz PCIE, DDR L2 GND 1 oz Ground L3 Signal 1 oz DDR, High-speed line, other lines L4 Power/GND 2 oz Power supply, Ground L5 Power/Signal 1 oz QPI, Power supply L6 Signal/GND/Power 1 oz QPI, Ground, High-speed line, other lines L7 Power/GND 2 oz Power supply, Ground L8 Signal 1 oz DDR, High-speed line, other lines L9 GND 1 oz Ground L10 BOT 1 oz PCIE, DD
3. The method for layout and routing of a PCB according to claim 2, wherein the layout of the PCB comprises: a region for arranging PCH and PCIE slots, a region for arranging DIMM slots and CPU, and a region for QPI wiring, and the method comprises: configuring a region of the L4 layer corresponding to the region for QPI wiring and the region for arranging DIMM slots and CPU for a ground plane, and configuring a remaining region of the L4 layer for a power plane; and configuring a region of the L5 layer corresponds to the region for QPI wiring for arranging QPI signal lines, with the ground plane on the L4 layer being a reference plane corresponding to the QPI signal lines, and configuring a remaining region of the L5 layer for a power plane.
4. The method for layout and routing of a PCB according to claim 3, comprising: configuring a region of the L6 layer corresponding to the region for QPI wiring for arranging QPI signal lines, configuring a region of the L6 layer corresponding to region for arranging PCH and PCIE slots for arranging high-speed lines and other lines, and configuring a region of the L6 layer corresponding to the region for arranging DIMM slots and CPU for a ground plane; and configuring a region of the L7 layer corresponding to the region of the L6 layer configured for arranging QPI signal lines and the region of the L6 layer configured for arranging high-speed lines and other lines for a ground plane, for providing reference for the QPI signal lines and the high-speed lines on the L6 layer, and configuring a remaining region of the L7 layer for power supply.
5. A structure for layout and routing of a PCB, comprising: signal lines, a power plane and a ground plane, wherein a portion of a reference plane for signal lines is configured as a ground plane for providing a reference plane and return paths for the signal lines.
6. The structure for layout and routing of a PCB according to claim 5, wherein the PCB comprising 10 stacked layers, and a layout each of the 10 layers is: TABLE-US-00006 Layer Number Function Signal Line L1 TOP 1 oz PCIE, DDR L2 GND 1 oz Ground L3 Signal 1 oz DDR, High-speed line, other lines L4 Power/GND 2 oz Power supply, Ground L5 Power/Signal 1 oz QPI, Power supply L6 Signal/GND/Power 1 oz QPI, Ground, High-speed line, other lines L7 Power/GND 2 oz Power supply, Ground L8 Signal 1 oz DDR, High-speed line, other lines L9 GND 1 oz Ground L10 BOT 1 oz PCIE, DD
7. The structure for layout and routing of a PCB according to claim 6, wherein the layout of the PCB comprises: a region for arranging PCH and PCIE slots, a region for arranging DIMM slots and CPU, and a region for QPI wiring, wherein, a region of the L4 layer corresponding to the region for QPI wiring and the region for arranging DIMM slots and CPU is configured for a ground plane, and a remaining region of the L4 layer is configured for a power plane; and a region of the L5 layer corresponds to the region for QPI wiring is configured for arranging QPI signal lines, with the ground plane on the L4 layer being a reference plane corresponding to the QPI signal lines, and a remaining region of the L5 layer is configured for a power plane.
8. The structure for layout and routing of a PCB according to claim 7, wherein a region of the L6 layer corresponding to the region for QPI wiring is configured for arranging QPI signal lines, a region of the L6 layer corresponding to region for arranging PCH and PCIE slots is configured for arranging high-speed lines and other lines, and a region of the L6 layer corresponding to the region for arranging DIMM slots and CPU is configured for a ground plane; and a region of the L7 layer corresponding to the region of the L6 layer configured for arranging QPI signal lines and the region of the L6 layer configured for arranging high-speed lines and other lines is configured for a ground plane, for providing reference for the QPI signal lines and the high-speed lines on the L6 layer, and a remaining region of the L7 layer is configured for power supply.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
[0030]
[0031]
[0032]
[0033]
[0034]
DETAILED DESCRIPTION
[0035] The present disclosure is described in detail in conjunction with the embodiments with reference to the drawings.
[0036] A method for layout and routing of a PCB includes the following steps 1) to 3).
[0037] In step 1), a shape of the PCB is determined and the main chips are arranged at appropriate positions on the PCB, including, as shown in
[0038] In step 2), a PCB including 10 stacked layers is provided, including L1 (TOP), L2, L3, L4, L5, L6, L7, L8 and L10 (BOT) from top to bottom.
[0039] In step 3), the L1 (TOP), L2, L3, L8, L9, L10 (BOT) layers are configured to have the conventional layout and routing, where:
[0040] the DDRs (double data rate) on the L3 layer and the DDR on the L8 layer are not changed, and the QPI signal lines are moved to the L5 layer and the L6 layer,
[0041] the high-speed lines and other lines in the conventional 12-layer structure is moved to the L3 layer and the L8 layer of the 10 layers,
[0042] a region of the L4 layer corresponding to the region for QPI wiring and the region for arranging DIMM slots and CPU is configured for a ground plane, and a remaining region of the L4 layer is configured for a power plane, as shown in
[0043] a region of the L5 layer corresponds to the region for QPI wiring is configured for arranging QPI signal lines, with the ground plane on the L4 layer being a reference plane corresponding to the QPI signal lines, and a remaining region of the L5 layer is configured for a power plane, as shown in
[0044] a region of the L6 layer corresponding to the region for QPI wiring is configured for arranging QPI signal lines, a region of the L6 layer corresponding to region for arranging PCH and PCIE slots is configured for arranging high-speed lines and other lines, and a region of the L6 layer corresponding to the region for arranging DIMM slots and CPU is configured for a ground plane, as shown in
[0045] a region of the L7 layer corresponding to the region of the L6 layer configured for arranging QPI signal lines and the region of the L6 layer configured for arranging high-speed lines and other lines is configured for a ground plane, for providing reference for the QPI signal lines and the high-speed lines on the L6 layer, and a remaining region of the L7 layer is configured for power supply, as shown in
[0046] The layout is as follows.
TABLE-US-00004 Layer Number Function Signal Line L1 TOP 1 oz PCIE, DDR L2 GND 1 oz Ground L3 Signal 1 oz DDR, High-speed line, other lines L4 Power/GND 2 oz Power supply, Ground L5 Power/Signal 1 oz QPI, Power supply L6 Signal/GND/Power 1 oz QPI, Ground, High-speed line, other lines L7 Power/GND 2 oz Power supply, Ground L8 Signal 1 oz DDR, High-speed line, other lines L9 GND 1 oz Ground L10 BOT 1 oz PCIE, DD
[0047] The embodiments are only used to illustrate the present disclosure and are not intended to limit the present disclosure. Those skilled in the technical art can make some variations and improvements without departing from the spirit and scope of the present disclosure. All the equivalent technical solutions are also within the scope of the present disclosure, and the scope of the present disclosure should be defined by the claims.