SUBSTRATES WITH SOLDER BARRIERS ON LEADS
20200135627 ยท 2020-04-30
Inventors
Cpc classification
H01L2924/00014
ELECTRICITY
H01L2224/131
ELECTRICITY
H01L2924/15151
ELECTRICITY
H01L2224/131
ELECTRICITY
H01L2224/16227
ELECTRICITY
H01L23/49572
ELECTRICITY
H01L2224/13023
ELECTRICITY
H01L2924/00014
ELECTRICITY
H01L21/4846
ELECTRICITY
H01L23/4951
ELECTRICITY
International classification
H01L21/48
ELECTRICITY
Abstract
A system comprises a substrate. The substrate comprises a lead. The system also comprises a solder barrier formed on the lead. The solder barrier is to contain a solder bump within a solder area on the lead. The system further includes a solder bump in the solder area and a die having an active surface coupled to the solder bump.
Claims
1. A system comprising: a substrate, the substrate comprising a lead; a solder barrier formed on the lead, the solder barrier to contain a solder bump within a solder area on the lead; a solder bump in the solder area; and a die having an active surface coupled to the solder bump.
2. The system of claim 1, wherein the solder barrier comprises a resin.
3. The system of claim 1, further comprising a plating finish on the lead, wherein the solder barrier is formed on the plating finish.
4. The system of claim 1, wherein the solder barrier comprises metallic dots.
5. The system of claim 1, further comprising: a mold compound formed over at least a portion of the substrate.
6. The system of claim 1, wherein the die comprises an integrated circuit electrically coupled to the lead.
7. The system of claim 1, wherein the lead comprises copper.
8. The system of claim 1, further comprising a plating finish on the lead, the plating finish comprising nickel and palladium.
9. The system of claim 8, the plating finish further comprising a metal, the metal selected from the group consisting of silver and gold.
10. A method comprising: plating a lead of a substrate for solder wettability to provide a plated lead; and forming a solder barrier on the plated lead, the solder barrier having a structure to contain solder reflow within a solder area on the plated lead.
11. The method of claim 10, wherein the substrate comprises copper.
12. The method of claim 10, wherein plating the lead comprises plating the lead with nickel and palladium.
13. The method of claim 12, wherein plating the lead further comprises plating the lead with metal selected from the group consisting of gold and silver.
14. The method of claim 10, further comprising: forming a mold compound in contact with the lead.
15. The method of claim 10, further comprising: soldering a solder bump to electrically couple an active surface of a die to the solder area.
16. The method of claim 10, wherein forming the solder barrier on the plated lead comprises: depositing resin on the plated lead.
17. The method of claim 10, wherein forming the solder barrier on the plated lead comprises: depositing metallic dots on the plated lead.
18. A semiconductor package comprising: a lead comprising a metal; a surface plating on the lead; a solder barrier on the surface plating to define a solder area; and a die having an active surface coupled to the solder area via a solder bump.
19. The semiconductor package of claim 18, wherein: the metal comprises copper; and the surface plating comprises nickel and palladium.
20. The semiconductor package of claim 18, wherein the solder barrier comprises a resin.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
[0005] For a detailed description of various examples, reference will now be made to the accompanying drawings in which:
[0006]
[0007]
[0008]
[0009]
[0010]
[0011]
DETAILED DESCRIPTION
[0012] In many packaged integrated circuits, leads are plated before solder is deposited. For example, the metal for the leads can be copper, and the plating finish can comprise nickel, palladium, and gold, with the gold deposited over the palladium, and the palladium deposited over the nickel to provide an oxidation barrier for the nickel. A nickel, palladium and gold metal finish serves as an example, but other kinds of metals, such as silver, can be used. Many other kinds of packaged integrated circuits include leads that are not plated.
[0013] In the case of leads having a plated surface, the plating finish commonly behaves as an etch-resistant metal to chemicals that are used for removing base metal (e.g., copper) during the etching process. But this can result in the plated portion of the metal extending beyond the metal (e.g., copper), creating an overhang. This overhang may result in burs or breakage, and can lead to a tilt in the integrated circuit during soldering of the conductive bumps to the plated leads. This overhang can be eliminated by relaxing design rules to allow a larger lead pitch, but such an approach can lead to an unwanted increase in silicon area and cost.
[0014] Embodiments disclosed herein include plating the leads after etching, and depositing solder barriers on the plated leads after the etching. The solder barriers are physical barriers for containing solder within defined spaces called solder areas. Specifically, the solder barriers define solder areas on the plated leads, where during bonding (e.g., during solder reflow) the solder barriers contain the solder to the solder areas. Plating the leads after etching mitigates the overhang of the plating relative to the metal without relaxing design rules.
[0015]
[0016] The substrate 102 is a structure from which the leads (e.g., the lead 104 and the second lead 106) are obtained by etching or electroplating the substrate 102 when manufacturing the illustrative system 100. The structure of the substrate 102 can be altered during a manufacturing process, but it is convenient to refer to the structure labeled 102 as the substrate 102 when describing the embodiment of
[0017] In some embodiments, the metal for the lead 104 comprises copper. In embodiments that include a plating finish, the solderable surface 108 comprises nickel and palladium, and in some embodiments the solderable surface 108 further comprises gold. For example, the nickel may be deposited on the lead 104 (e.g., on copper of the lead 104), palladium may be deposited on the nickel, and gold may be deposited on the palladium. In some embodiments, the solderable surface 108 further comprises silver. Example alloy compositions for the plating finish include: NiAu, NiAu(PdAu), and NiPd(AuAg).
[0018] In some embodiments, the solder barrier 110 comprises a resin. In some embodiments, the solder barrier 110 comprises a metal, where in some such embodiments, the solder barrier comprises metallic dots. The metallic dots may be nano-sized dots. The illustrative system 100 comprises a mold compound 112 (e.g., epoxy) to protect and house the various components of the system 100.
[0019] The illustrative system 100 further comprises a semiconductor die 114 (e.g., silicon, gallium nitride) comprising an integrated circuit 116. The electrical components of the integrated circuit 116 are formed within the die 114, and various metal traces are formed in multiple layers to provide electrical pathways between the various electrical components of the integrated circuit 116. An outermost metal layer 117 may couple to the solderable surface 108 via conductive bump 118 (also known as a solder bump), as shown. In this manner, an electrical connection is established between the integrated circuit 116 and the lead 104. A similar electrical connection is established between the integrated circuit 116 and the lead 106. The outermost metal layer 117 may be referred to as an active surface of the die 114. In general, any surface of the die 114 that is electrically coupled to the integrated circuit 116 may be referred to as an active surface of the die. In some embodiments, the conductive bumps 118 are soldered to the solderable surfaces 108, which, as explained above, may be plated finishes on the leads 104, 106 or may be the metals of the leads 104, 106.
[0020]
[0021]
[0022]
[0023] In some embodiments, the solder barriers 202, 202B, and 202C of
[0024]
[0025] In the example of
[0026]
[0027] The illustrative method 400 further comprises, in step 406, forming solder barriers on the finished leads. The step 406 of forming solder barriers may include depositing resin on the finished leads, or for some embodiments, this step may include depositing metallic dots on the finished leads. Inkjet printing and using a metal stencil or mesh are examples by which a solder barrier can be deposited in step 406. For example, an inkjet printer can be aligned to a working substrate to start printing (where the alignment can be done automatically or manually depending on the inkjet printer features), with curing performed after dispensing the solder barrier. As another example, metal stencil or mesh printing can be employed and may be a candidate for substrates with relatively large feature sizes. Laser ablation, mechanical routing, or chemical etching can be employed after printing with a metal stencil or mesh. Curing can be performed after dispensing the solder barrier. If the solder barrier comprises dots as depicted in
[0028] In the foregoing discussion and in the claims, the terms including and comprising are used in an open-ended fashion, and thus should be interpreted to mean including, but not limited to . . . Also, the term couple or couples is intended to mean either an indirect or direct connection. Thus, if a first device couples to a second device, that connection may be through a direct connection or through an indirect connection via other devices and connections. Similarly, a device that is coupled between a first component or location and a second component or location may be through a direct connection or through an indirect connection via other devices and connections. An element or feature that is configured to perform a task or function may be configured (e.g., programmed or structurally designed) at a time of manufacturing by a manufacturer to perform the function and/or may be configurable (or re-configurable) by a user after manufacturing to perform the function and/or other additional or alternative functions. The configuring may be through firmware and/or software programming of the device, through a construction and/or layout of hardware components and interconnections of the device, or a combination thereof. Unless otherwise stated, about, approximately, or substantially preceding a value means+/10 percent of the stated value.
[0029] The above discussion is meant to be illustrative of the principles and various embodiments of the present disclosure. Numerous variations and modifications will become apparent to those skilled in the art once the above disclosure is fully appreciated. It is intended that the following claims be interpreted to embrace all such variations and modifications.