SAR ADC

20230231570 · 2023-07-20

Assignee

Inventors

Cpc classification

International classification

Abstract

A SAR ADC (50) is disclosed. It comprises a differential input port having a first input (V.sub.inP) configured to receive a first input voltage and a second input (V.sub.inN) configured to receive a second input voltage, of opposite polarity compared with first input voltage. Furthermore, it comprises a (300) having a first sub circuit (310P) comprising a first plurality of capacitors (2C.sub.u, C.sub.u), each connected to a common node (320P) of the first sub circuit (310P) with a first terminal, and a second sub circuit (310N) comprising a second plurality of capacitors (2C.sub.u, C.sub.u), each connected to a common node (320N) of the second sub circuit (310N) with a first terminal. For each capacitor (2C.sub.u, C.sub.u) of the first plurality of capacitors, the first sub circuit (310P) comprises a first switch (S4) connected between the first input (V.sub.inP) of the SAR ADC and a second terminal of that capacitor, a second switch (S.sub.2) connected between a first reference-voltage input (V.sub.rP) and the second terminal of that capacitor, a third switch (S.sub.1) connected between a second reference-voltage input (V.sub.rN) and the second terminal of that capacitor, and a capacitive device (X.sub.P) connected between the second input (V.sub.inN) of the SAR ADC and the second terminal of that capacitor. The second sub circuit is arranged in a similar way.

Claims

1. A successive-approximation register, SAR, analog-to-digital converter, ADC, comprising: a differential input port having a first input configured to receive a first input voltage and a second input configured to receive a second input voltage, of opposite polarity compared with first input voltage; a reference-voltage port having a first reference-voltage input and a second reference-voltage input, wherein the first reference-voltage input is configured to receive a first reference voltage and the second reference-voltage input is configured to receive a second reference voltage, lower than the first reference voltage; a capacitive digital-to-analog converter, CDAC, having a differential topology with a first sub circuit comprising a first plurality of capacitors, each connected to a common node of the first sub circuit with a first terminal, and a second sub circuit comprising a second plurality of capacitors, each connected to a common node of the second sub circuit with a first terminal, wherein for each capacitor of the first plurality of capacitors, the first sub circuit comprises: a first switch connected between the first input of the SAR ADC and a second terminal of that capacitor; a second switch connected between the first reference-voltage input and the second terminal of that capacitor; a third switch connected between the second reference-voltage input and the second terminal of that capacitor; and a capacitive device connected between the second input of the SAR ADC and the second terminal of that capacitor; and for each capacitor of the second plurality of capacitors, the second sub circuit comprises: a first switch connected between the second input of the SAR ADC and a second terminal of that capacitor; a second switch connected between the second reference-voltage input and the second terminal of that capacitor; a third switch connected between the first reference-voltage input and the second terminal of that capacitor; and a capacitive device connected between the first input of the SAR ADC and the second terminal of that capacitor.

2. The SAR ADC of claim 1, wherein the reference-voltage port has a third reference voltage input for receiving a third reference voltage; for each capacitor of the first plurality of capacitors, the first sub circuit comprises a fourth switch connected between the third reference-voltage input and the second terminal of that capacitor; and for each capacitor of the second plurality of capacitors, the second sub circuit comprises a fourth switch connected between the third reference-voltage input and the second terminal of that capacitor.

3. The SAR ADC of claim 2, comprising a first capacitor connected to the common node of the first sub circuit with a first terminal; a reference switch connected between a second terminal of the first capacitor and the third reference-voltage input; an input switch connected between the second terminal of the first capacitor and the first input; a second capacitor connected to the common node of the second sub circuit with a first terminal; a reference switch connected between a second terminal of the second capacitor and the third reference-voltage input; a input switch connected between the second terminal of the second capacitor and the second input; a switch connected between the third reference voltage input and the common node of the first sub circuit; and a switch connected between the third reference voltage input and the common node of the second sub circuit.

4. The SAR ADC of claim 3, comprising: a capacitive device connected between the second input and the second terminal of the first capacitor; and a capacitive device connected between the first input and the second terminal of the second capacitor.

5. The SAR ADC of claim 1, wherein at least one of the capacitive devices is implemented as a switch in its off state, wherein said switch is of the same type as the first switch connected to the same capacitor.

6. The SAR ADC of claim 5, wherein each of the capacitive devices is implemented as switch in its off state, wherein said switch is of the same type as the first switch or input switch connected to the same capacitor.

7. The SAR ADC of claim 1, wherein at least one of the capacitive devices is implemented as a capacitor.

8. The SAR ADC of claim 7, wherein each of the capacitive devices is implemented as a capacitor.

9. The SAR ADC of claim 1, comprising a reference-voltage generator configured to generate the reference voltages.

10. A time-interleaved, TI, ADC comprising a plurality of SAR ADCs according to claim 1 as sub ADCs.

11. The TI ADC of claim 10, comprising a reference-voltage generator configured to generate common reference voltages to the SAR ADCs.

12. An integrated circuit comprising the ADC of any one of claim 1.

13. A receiver circuit comprising the ADC of any one of claim 1.

14. An electronic apparatus comprising the ADC of any one of claim 1.

15. The electronic apparatus of claim 14, wherein the electronic apparatus is a communication apparatus.

16. The electronic apparatus of claim 15, wherein the communication apparatus is a wireless communication device for a cellular communications system.

17. The electronic apparatus of claim 15, wherein the communication apparatus is a base station for a cellular communications system.

Description

BRIEF DESCRIPTION OF THE DRAWINGS

[0026] FIG. 1 illustrates a communication environment.

[0027] FIG. 2 illustrates a transceiver circuit.

[0028] FIGS. 3-5 show schematic circuit diagrams.

[0029] FIG. 6 schematically illustrates a TI ADC.

[0030] FIG. 7 illustrates an integrated circuit.

DETAILED DESCRIPTION

[0031] FIG. 1 illustrates a communication environment wherein embodiments of the present invention may be employed. A wireless communication device 1, or wireless device 1 for short, of a cellular communications system is in wireless communication with a radio base station 2 of the cellular communications system. The wireless device 1 may be what is generally referred to as a user equipment (UE). The wireless devices 1 is depicted in FIG. 1 as a mobile phone, but may be any kind of device with cellular communication capabilities, such as a tablet or laptop computer, machine-type communication (MTC) device, or similar. Furthermore, a cellular communications system is used as an example throughout this disclosure. However, embodiments of the present invention may be applicable in other types of systems as well, such as but not limited to WiFi systems.

[0032] The radio base station 2 and wireless device 1 are examples of what in this disclosure is generically referred to as communication apparatuses. Embodiments are described below in the context of a communication apparatus in the form of the radio base station 2 or wireless device 1. However, other types of communication apparatuses can be considered as well, such as a WiFi access point or WiFi enabled device.

[0033] FIG. 2 is a block diagram of an embodiment of a transceiver circuit 10, which can be comprised in a communication apparatus, such as the radio base station 2 or the wireless device 1. In the embodiment illustrated in FIG. 2, the transceiver circuit 10 comprises a digital signal processing (DSP) circuit 15. The DSP circuit 15 may e.g. be what is commonly referred to as baseband processor. The DSP circuit 15 may e.g. be configured to perform various digital signal processing tasks, such as one or more of coding, decoding, modulation, demodulation, fast Fourier transform (FFT), inverse FFT (IFFT), mapping, demapping, etc.

[0034] Furthermore, in the embodiment illustrated in FIG. 2, the transceiver circuit 10 comprises a transmitter circuit 20. The transmitter circuit 20 comprises a digital-to-analog converter (DAC) 25. The DAC 25 is connected to the DSP circuit 15 and configured to receive, as an input signal of the DAC 25, a digital representation of a signal to be transmitted from the DSP circuit 15. The DAC 25 is further configured to convert the signal to be transmitted to an analog representation, which is an output signal of the DAC 25. The transmitter circuit 20 also comprises a transmitter (Tx) frontend (FE) circuit 30 connected between the DAC 25 and an antenna 35. The Tx FE circuit 30 is configured to transform the output signal from the DAC 25 to a format suitable for transmission via the antenna 35. This may include operations such as frequency upconversion, filtering, and/or amplification. The Tx FE circuit 30 may comprise one or more mixers, filters, and/or amplifiers, such as power amplifiers (PAs), to perform such operations. The design of such Tx FE circuits is, per se, well known to a person skilled in the field of radio transceiver design, and is not discussed herein in any further detail.

[0035] Moreover, in the embodiment illustrated in FIG. 2, the transceiver circuit 10 comprises a receiver circuit 40. The receiver circuit 40 comprises a receiver (Rx) FE circuit 45 connected to the antenna 35. Furthermore, the receiver circuit 40 comprises an ADC 50. The ADC 50 is connected between the Rx FE circuit 45 and the DSP circuit 15. The Rx FE circuit is 45 is configured to transform a signal received via the antenna 35 to a format suitable to be input to the ADC 50. This may include operations such as frequency downconversion, filtering, and/or amplification. The Rx FE circuit 45 may comprise one or more mixers, filters, and/or amplifiers, such as low-noise amplifiers (LNAs), to perform such operations. The design of such Rx FE circuits is, per se, well known to a person skilled in the field of radio transceiver design, and is not discussed herein in any further detail. The ADC 50 is configured to receive its (analog) input signal from the Rx FE circuit, and convert it to a digital representation to generate the digital output signal of the ADC 50. This digital output signal of the ADC 50 is input to the DSP circuit 15 for further digital signal processing.

[0036] In some embodiments of the present disclosure, the ADC 50 is implemented as a SAR ADC. In some embodiments of the present disclosure, the ADC 50 is implemented as a TI-ADC comprising sub ADCs implemented as SAR ADCs.

[0037] FIG. 3 is a schematic circuit diagram of part of a SAR ADC used as a reference example in this disclosure for illustrating problems that are solved, or at least reduced, with embodiments disclosed herein.

[0038] According to this reference example, the SAR ADC comprises a differential input port having a first input, denoted V.sub.inP in FIG. 3, and a second input, denoted V.sub.inN in FIG. 3. The first input V.sub.inP is configured to receive a first input voltage. In the following, the first input voltage is also denoted V.sub.inP. The second input V.sub.inN is configured to receive a second input voltage. In the following, the second input voltage is also denoted V.sub.inN. The input voltages V.sub.inP and V.sub.inN have opposite polarities and together form a differential input signal. Opposite polarities, in this context, means that the input voltage V.sub.inP is considered as a positive signal component and the input voltage V.sub.inN is seen as a negative signal component, and that the value of the differential signal is the difference between V.sub.inP and V.sub.inN.

[0039] Furthermore, in the reference example, the SAR-ADC comprises a reference-voltage port having a first reference-voltage input V.sub.rP and a second reference-voltage input V.sub.rN. The first reference-voltage input V.sub.rP is configured to receive a first reference voltage, also denoted V.sub.rP in the following. The second reference-voltage input V.sub.rN is configured to receive a second reference voltage, also denoted V.sub.rN in the following. The second reference voltage V.sub.rN is lower than the first reference voltage V.sub.rP.

[0040] According to the reference example, the SAR ADC also comprises a capacitive DAC (CDAC) 300 having a differential topology with a first sub circuit 310P and a second sub circuit 310N. The first sub circuit 310P comprises a first plurality of capacitors. In FIG. 3, the CDAC is a two-bit CDAC and the number of capacitors in the first plurality is therefore also two, and these are labeled 2C.sub.u and C.sub.u indicating their capacitances, where C.sub.u is a unit capacitance. More generally, an N-bit binary-weighted CDAC would have N binary weighted capacitors (i.e. where the capacitances are 2.sup.0C.sub.u, 2.sup.1C.sub.u, 2.sup.2C.sub.u, ..., 2.sup.N-1C.sub.u) in the first plurality. Other types of CDACs than binary-weighted may be used in some embodiments. Each of the capacitors in the first plurality is connected to a common node 320P of the first sub circuit 310P with a first terminal. In FIG. 3, the common node 320P is connected to a negative input of a comparator 370. The second sub circuit 310N comprises a second plurality of capacitors. As above, the CDAC in FIG. 3 is a two-bit CDAC and, the second plurality also comprises two capacitors labeled 2C.sub.u, C.sub.u indicating their capacitances. As for the first plurality, an N-bit binary-weighted CDAC would have N binary-weighted capacitors in the second plurality. Again, other types of CDACs than binary-weighted may be used in some embodiments. Each of the capacitors in the first plurality is connected to a common node 320N of the second sub circuit 310N with a first terminal. In FIG. 3, the common node 320N is connected to a positive input of the comparator 370. In some embodiments, the common nodes 320P and 320N may instead be connected to the positive input and the negative input, respectively, of the comparator 370. This would result in an inverted output of the comparator 370 compared with the connections shown in FIG. 3.

[0041] For each capacitor of the first plurality of capacitors, the first sub circuit 310P comprises a first switch connected between the first input V.sub.inP of the SAR ADC and a second terminal of that capacitor. This switch is labeled S.sub.4 in FIG. 3 for the 2C.sub.u capacitor. Furthermore, for each capacitor of the first plurality of capacitors, the first sub circuit 310P comprises a second switch connected between the first reference-voltage input V.sub.rP and the second terminal of that capacitor. This switch is labeled S.sub.2 in FIG. 3 for the 2C.sub.u capacitor. Moreover, for each capacitor of the first plurality of capacitors, the first sub circuit 310P comprises a third switch connected between the second reference-voltage input V.sub.rN and the second terminal of that capacitor. This switch is labeled S.sub.2 in FIG. 3 for the 2C.sub.u capacitor.

[0042] For each capacitor of the second plurality of capacitors, the second sub circuit 310N comprises a first switch connected between the second input V.sub.inN of the SAR ADC and a second terminal of that capacitor. This switch is labeled S.sub.8 in FIG. 3 for the 2C.sub.u capacitor. Furthermore, for each capacitor of the second plurality of capacitors, the second sub circuit 310N comprises a second switch connected between the second reference-voltage input V.sub.rN and the second terminal of that capacitor. This switch is labeled S.sub.6 in FIG. 3 for the 2C.sub.u capacitor. Moreover, for each capacitor of the second plurality of capacitors, the second sub circuit 310N comprises a third switch connected between the first reference-voltage input V.sub.rP and the second terminal of that capacitor. This switch is labeled S.sub.2 in FIG. 3 for the 2C.sub.u capacitor.

[0043] It should be noted that the particular type of SAR ADC shown in the reference example in FIG. 3 comprises some additional components and an additional reference-voltage input, that are further described below. However, there are other types of SAR ADCs that do not have these additional features, but still are susceptible the same kind of problems described below and also benefit from the proposed counteraction of these problems. For instance, in the particular type of SAR ADC shown in the reference example in FIG. 3, the reference-voltage port has a third reference voltage input V.sub.cm for receiving a third reference voltage, or common-mode reference voltage, also denoted V.sub.cm in the following. Furthermore, for each capacitor of the first plurality of capacitors, the first sub circuit 310P comprises a fourth switch connected between the third reference-voltage input V.sub.cm and the second terminal of that capacitor. This switch is labeled S.sub.3 in FIG. 3 for the 2C.sub.u capacitor. Moreover, for each capacitor of the second plurality of capacitors, the second sub circuit 310N comprises a fourth switch connected between the third reference-voltage input V.sub.cm and the second terminal of that capacitor. This switch is labeled S.sub.7 in FIG. 3 for the 2C.sub.u capacitor. The particular type of SAR ADC shown in the reference example in FIG. 3 also comprises additional capacitors 330P and 330N, both with capacitance C.sub.u. The capacitor 330P is connected to the common node 320P with a first terminal. A switch 340P, referred to below as “reference switch 340P”, is connected between a second terminal of the capacitor 330P and the third reference-voltage input V.sub.cm. A switch 350P, referred to below as “input switch 350P”, is connected between the second terminal of the capacitor 330P and the first input V.sub.inP. The capacitor 330N is connected to the common node 320N with a first terminal. A switch 340N, referred to below as “reference switch 340N”, is connected between a second terminal of the capacitor 330N and the third reference-voltage input V.sub.cm. A switch 350N, referred to below as “input switch 350N”, is connected between the second terminal of the capacitor 330N and the second input

[0044] V.sub.inN. Furthermore, the particular type of SAR ADC shown in the reference example in FIG. 3 comprises switches 360P and 360N connected between the third reference voltage input V.sub.cm and the common nodes 320P and 320N, respectively. The terms “input” and “reference” in “input switch” and “reference switch” are used herein as mere labels to distinguish these switches and do not imply any particular physical properties of these switches.

[0045] Operation of the SAR ADC in the reference example in FIG. 3 is well known and therefore only briefly described. The SAR ADC operates in different phases, a sampling phase and a conversion phase. During the sampling phase, the above-mentioned first switches (e.g. S.sub.4 and Ss) connected to the capacitors in the CDAC are closed. Furthermore, input switches 350P and 350N and switches 360P and 360N are also closed. The other switches are open. In a transition between the sampling phase and the conversion phase, said first switches (e.g. S.sub.4 and Ss) connected to the capacitors in the CDAC, the input switches 350P and 350N, and the switches 360P and 360N are opened. Thereby, the first input voltage V.sub.inP is sampled at the capacitors in the first sub circuit 310P and the capacitor 330P. Similarly, the second input voltage V.sub.inN is sampled at the capacitors in the second sub circuit 310N and the capacitor 330N. Subsequently, the above-mentioned fourth switches (e.g. S.sub.3 and S.sub.7) connected to the capacitors in the CDAC are closed. Furthermore, the reference switches 340P and 340N are also closed. This effectively means that the comparator 370 compares the sampled differential input voltage with a threshold of 0 V. The output of the comparator 370 is then used as the most significant bit (MSB) of the output of the ADC. The fourth switches S3 and S7 connected to the 2C.sub.u capacitors in the CDAC 300 are then opened. If the MSB is ‘1’, the second switches S.sub.2 and S.sub.6 connected to the 2C.sub.u capacitors in the CDAC 300 are closed for the remainder of the conversion phase. If the MSB is ‘0’, the third switches S.sub.1 and S.sub.5 connected to the 2C.sub.u capacitors in the CDAC 300 are closed for the remainder of the conversion phase. This process is repeated for each bit in order of decreasing significance (corresponding to order of decreasing capacitance for the capacitors in the CDAC) until each bit of the ADC output has been determined.

[0046] Other types of SAR ADCs, such as SAR ADCs with only two reference voltages V.sub.rP and V.sub.rN, can have a slightly different operation of switches in the CDAC. However, such different types of SAR ADCs and their respective operations are well known to persons skilled in the art of ADC design and is not further described herein.

[0047] FIG. 4 illustrates a circuit that may be used to generate reference voltages, such as V.sub.rP and V.sub.rN. It comprises a differential amplifier 400 (also referred to as voltage reference buffer below) connected in a feedback configuration with its output connected to its negative input. A decoupling capacitor C.sub.DECAP is connected to the output of the differential amplifier. A reference voltage V.sub.rX, where X may be either P or N, is generated at the output of the differential amplifier. A corresponding voltage V.sub.rXin is applied at the positive input of the differential amplifier 400. The voltage V.sub.rXin may e.g. be generated by a resistive voltage divider or similar circuit. The reference voltage V.sub.cm may be generated in the same way.

[0048] Referring again to FIG. 3, consider a part of the conversion phase where one of the switches S.sub.1 and S.sub.2 is closed and the switch S.sub.4 is open. Ideally, V.sub.inP is isolated from V.sub.rP and V.sub.rN. However, for instance if the switches are implemented with MOSFETs (Metal Oxide Semiconductor Field-Effect Transistors) or similar types of field-effect transistors, the switch S.sub.4 in the off-state provides a predominantly capacitive path, e.g. due to the drain-to-source capacitance in case of a MOSFET switch, from V.sub.inP to the second terminal of the 2C.sub.u capacitor of the first sub circuit 320P. There is also some contribution to this path from the finite off-resistance of the switches. Thus, there exists a leakage path from V.sub.inP to V.sub.rN or V.sub.rP through the open switch S.sub.4 and the closed switch S.sub.1 or S.sub.2. Thereby, changes in V.sub.inP will also affect the reference voltage V.sub.rN or V.sub.rP through the closed switch S1 or S2 and cause an unwanted ripple on that reference voltage V.sub.rN or V.sub.rP, which in turn degrades the performance of the SAR ADC. Although the discussion above is given with reference to V.sub.inP and the switches coupled to the 2C.sub.u capacitor of the first sub circuit 3 10P, similar leakage paths exist also for the switches coupled to the other capacitors of the CDAC 300, and from V.sub.inN as well. As mentioned above, this type of leakage problem exists for other types of SAR ADCs as well, such as those having only two reference voltage V.sub.rP and V.sub.rN. For the particular type of SAR ADC shown in FIG. 3, there is a similar leakage from the inputs V.sub.inN and V.sub.inP to V.sub.cm as well. The decoupling capacitor C.sub.DECAP will partly help suppress the ripple. However, it cannot completely remove the ripple, and a sufficient suppression of the ripple might require an excessively large decoupling capacitor C.sub.DECAP.

[0049] Unfortunately, having a differential CDAC where the differential input signals couple to the output of the voltage reference buffer does not result in cancellation of the leakage signals. Furthermore, mismatch in transistors will result in a different off-resistance and drain-to-source coupling capacitance, which may worsen the magnitude of the ripple seen at the output of the voltage reference buffer.

[0050] According to embodiments of the present disclosure, for each capacitor of the first plurality of capacitors, the first sub circuit 310P comprises a capacitive device connected between the second input V.sub.inN of the SAR ADC and the second terminal of that capacitor. Similarly, for each capacitor of the second plurality of capacitors, the second sub circuit comprises a capacitive device X.sub.N connected between the first input V.sub.inP of the SAR ADC and the second terminal of that capacitor.

[0051] An example of such an embodiment is illustrated in FIG. 5. Elements corresponding to those in FIG. 3 are not further described. Said devices are illustrated with squares. For the 2C.sub.u capacitor in the first sub circuit 310P, said capacitive device is labeled X.sub.P. For the 2C.sub.u capacitor in the second sub circuit 310N, said capacitive device is labeled X.sub.N.

[0052] A change in V.sub.inP is accompanied with a corresponding change in the opposite direction on V.sub.inN, and vice versa. The capacitive device X.sub.P thus provides a leakage path from V.sub.inN that, fully or partly, cancels the leakage from V.sub.inP through S.sub.4 and thereby helps reducing or removing the ripple on the reference voltages caused by said leakage. Similarly, the capacitive device X.sub.N thus provides a leakage path from V.sub.inP that, fully or partly, cancels the leakage from V.sub.inN through S.sub.8 and thereby helps reducing or removing the ripple on the reference voltages caused by said leakage. Similar reasoning applies to the other capacitive devices.

[0053] As illustrated in FIG. 5, for the particular type of SAR ADC illustrated in FIG. 3, similar capacitive devices Y.sub.P and Y.sub.N can be connected between V.sub.inN and the second terminal of the capacitor 330P and between V.sub.inP and the second terminal of the capacitor 330N, respectively, to fully or partially cancel leakage through the input switches 350P and 350N, respectively.

[0054] According to some embodiments, at least one of the capacitive devices in the CDAC 300 (e.g. X.sub.P and/or X.sub.N) is implemented as a switch in its off state, wherein said switch is of the same type as the first switch (e.g. S.sub.4 and/or Ss) connected to the same capacitor. For instance, if said first switch is implemented with an NMOS transistor, the corresponding capacitive device is implemented with an off-state NMOS transistor of the same dimension. If said first switch is implemented with a PMOS transistor, the corresponding capacitive device is implemented with an off-state PMOS transistor of the same dimension. If said first switch is implemented with a transmission gate, the corresponding capacitive device is implemented with an off-state transmission gate of the same dimension. Said switch in its off state may e.g. be hardwired in the off state. In some embodiments, each of the capacitive devices in the CDAC 300 is implemented in this way.

[0055] Each of the capacitive devices Y.sub.P and Y.sub.N can similarly be implemented as a switch in its off state, wherein the switch is of the same type as the input switch 350P and the input switch 350N, respectively. Again, said switch in its off state may e.g. be hardwired in the off state.

[0056] According to some embodiments, at least one of the capacitive devices in the CDAC 300 (e.g. X.sub.P and/or X.sub.N) is implemented as a capacitor. In some each of the capacitive devices in the CDAC 300 is implemented as a capacitor. The capacitive devices Y.sub.P and Y.sub.N may also be implemented as capacitors. The sizes of the capacitors can be selected by means of simulations such that a given performance specification is met. A person skilled in the art of ADC design would be capable of performing such simulations.

[0057] The term “capacitive device” should not be interpreted strictly as a device that is purely capacitive, since such an ideal device cannot be manufactured in practice. For instance, as mentioned above, switches implemented with MOSFET transistors suffer from finite off-resistance. Hence, a capacitive device X.sub.P, X.sub.N, Y.sub.P, or Y.sub.N implemented as a switch in its off state will also have resistive component to its characteristic. Furthermore, capacitive devices implemented as capacitors, e.g. using metal layers and insulating oxide layers of a semiconductor manufacturing process, will not be purely capacitive either.

[0058] The table below shows system level simulation results of a 10-bit SAR ADC to verify the extent of performance enhancement by using capacitive devices implemented with capacitors. The circuit simulations were carried out in a 7-nm CMOS FinFET technology, using a sampling frequency of 300 Msamples/s, a temperature of 85° C., and a supply voltage of 0.75 V. The typical-typical process corner (typical NMOS transistors, typical PMOS transistors) is used in the simulations. Sinusoidal test signals with three different frequencies are used, 13.48 MHz, 74.41 MHz, and 141.2 MHz. The signal-to-noise-and-distrion ratio (SNDR) and the spurious-free dynamic range (SFDR) are used as metrics. Row A shows the results without capacitive devices (i.e. for the type of ADC shown in FIG. 3) and row B shows the results with capacitive devices. A 13.21 dB improvement in SNDR and 12.88 dB improvement in SFDR at Nyquist sampling (i.e. the 141.2 MHz test signal) is observed when comparing the system without capacitive devices (row A) and with the proposed capacitive devices (row B).

TABLE-US-00001 Typical-Typical Corner 13.48 MHz 74.41 MHz 141.2 MHz SNDR [dB] SFDR [dB] SNDR [dB] SFDR [dB] SNDR [dB] SFDR [dB] A 30.50 36.32 30.47 36.23 30.44 36.31 B 47.91 59.38 46.59 52.26 43.65 49.19

[0059] According to some embodiments, the SAR ADC may comprise a reference-voltage generator configured to generate the first reference voltage V.sub.rP and the second reference voltage V.sub.rN, for instance comprising circuitry such as that illustrated in FIG. 4. In some embodiments, said reference-voltage generator is configured to generate V.sub.cm as well. Hence, the reference-voltage port may be an internal port of the SAR ADC. In other embodiments, said reference-voltage generator may be a component external to the SAR ADC.

[0060] According to some embodiments, there is provided a TI ADC comprising a plurality of SAR ADCs according to embodiments described above as sub ADCs.

[0061] A TI ADC is illustrated schematically in FIG. 6. The particular example in FIG. 6 is a 4-channel TI ADC, i.e. having 4 sub ADCs labeled sub ADC 1-4. Each of these sub ADCs operates on every fourth (or, for a general M-channel TI ADC, on every M.sup.th) sample of the analog input A.sub.in to generate every fourth (or M.sup.th) sample of the digital output D.sub.out. The general principles of TI ADCs are well known and not further described herein. It should be noted that in the case of a TI ADC, the SAR ADCs may share a common reference voltage generator comprised in the TI ADC that is configured to generate a common first reference voltage V.sub.rP and a common second reference voltage V.sub.rN to the SAR ADCs. Said common reference voltage generator may also be configured to generate a common V.sub.cm to the SAR ADCs.

[0062] The ADC embodiments described herein are suitable for integration on an integrated circuit. This is illustrated in FIG. 7, schematically showing an integrated circuit 700 comprising the ADC 50.

[0063] The disclosure above refers to specific embodiments. However, other embodiments than the above described are possible within the scope of the disclosure. For example, the ADC 50 may be used in other types of electronic apparatuses than communication apparatuses where conversion from the analog to the digital domain is needed. The different features and steps of the embodiments may be combined in other combinations than those described.