Component Carrier With a Photoimageable Dielectric Layer and a Structured Conductive Layer Being Used as a Mask for Selectively Exposing the Photoimageable Dielectric Layer With Electromagnetic Radiation
20200083154 ยท 2020-03-12
Inventors
- Marco Gavagnin (Leoben, AT)
- Erich Preiner (St. Michael in Obersteiermark, AT)
- Hyung Wook Park (Trofaiach, AT)
Cpc classification
G03F7/0955
PHYSICS
H05K3/4038
ELECTRICITY
International classification
H01L23/498
ELECTRICITY
H01L21/48
ELECTRICITY
G03F7/11
PHYSICS
H05K3/06
ELECTRICITY
Abstract
A component carrier with a layer stack having at least one component carrier material and a photoimageable dielectric layer structure formed on top of the layer stack. The photoimageable dielectric layer structure has at least one recess extending vertically through the photoimageable dielectric layer structure. The at least one recess is formed by partially removing the photoimageable dielectric layer structure in regions which are defined by a spatial pattern of an electrically conductive layer structure formed on the photoimageable dielectric layer structure. The spatial pattern defines openings formed within the electrically conductive layer structure. A method for manufacturing such a component carrier is also described.
Claims
1. A component carrier, comprising: a layer stack comprising at least one component carrier material; and a photoimageable dielectric layer structure formed on top of the layer stack, wherein the photoimageable dielectric layer structure has at least one recess extending vertically through the photoimageable dielectric layer structure, the at least one recess being formed by partially removing the photoimageable dielectric layer structure in regions which are defined by a spatial pattern of an electrically conductive layer structure being formed on the photoimageable dielectric layer structure, and wherein the spatial pattern comprises openings formed within the electrically conductive layer structure.
2. The component carrier as set forth claim 1, wherein the electrically conductive layer structure is formed on the photoimageable dielectric layer structure.
3. The component carrier as set forth in claim 1, wherein the electrically conductive layer structure comprises at least one of the group consisting of copper, aluminum, nickel, silver, titanium, and gold.
4. The component carrier as set forth in claim 1, further comprising: an electrically conductive material provided within the at least one recess and/or formed on the electrically conductive layer structure.
5. The component carrier as set forth in claim 4, wherein the electrically conductive material provided within the at least one recess forms at least one of a via connection extending through the photoimageable dielectric layer structure and a pattern within a plane being perpendicular to the vertical extension of the recess.
6. The component carrier as set forth in claim 1, wherein the recess forms a cavity within the photoimageable dielectric layer structure.
7. The component carrier as set forth in claim 6, further comprising: at least one component being accommodated within the at least one recess.
8. The component carrier as set forth in claim 7, wherein the at least one component is selected from a group consisting of an electronic component, an electrically non-conductive and/or electrically conductive inlay, a heat transfer unit, an energy harvesting unit, an active electronic component, a passive electronic component, an electronic chip, a storage device, a filter, an integrated circuit, a signal processing component, a power management component, an optoelectronic interface element, a voltage converter, a cryptographic component, a transmitter and/or receiver, an electromechanical transducer, an actuator, a microelectromechanical system, a microprocessor, a capacitor, a resistor, an inductance, an accumulator, a switch, a camera, an antenna, a magnetic element, a further component carrier and a logic chip.
9. The component carrier as set forth in claim 1, further comprising: a further photoimageable dielectric layer structure formed at the bottom of the layer stack, wherein the further photoimageable dielectric layer structure has at least one further recess extending vertically through the further photoimageable dielectric layer structure, the at least one further recess being formed by partially removing the further photoimageable dielectric layer structure in further regions which are defined by a further spatial pattern of a further electrically conductive layer structure being formed at the bottom of the further photoimageable dielectric layer structure, wherein the further spatial pattern comprises further openings formed within the further electrically conductive layer structure.
10. The component carrier as set forth in claim 1, wherein the layer stack comprises at least a part of a wafer.
11. The component carrier as set forth in claim 10, wherein the layer stack further comprises: at least a part of a further wafer; and a carrier structure formed in between the wafer and the further wafer.
12. The component carrier as set forth in claim 1, wherein the component carrier is configured as a laminate-type component carrier.
13. The component carrier as set forth in claim 1, wherein the component carrier material comprises at least one of the group consisting of resin, epoxy resin or Bismaleimide-Triazine resin, cyanate ester, polyphenylene derivate, glass, prepreg material, polyimide, polyamide, liquid crystal polymer, epoxy-based Build-Up Film, polytetrafluoroethylene, a ceramic, and a metal oxide.
14. The component carrier as set forth in claim 1, wherein the component carrier is configured as one of the group consisting of a printed circuit board and a substrate.
15. The component carrier as set forth in claim 1, wherein the layer stack comprises an electrically conductive material which comprises at least one of the group consisting of copper, aluminum, nickel, silver, gold, palladium, and tungsten, any of the mentioned materials being optionally coated with supra-conductive material such as graphene.
16. A method for manufacturing a component carrier, the method comprising: providing a layer stack comprising at least one component carrier material; forming a photoimageable dielectric layer structure on the layer stack; forming a spatial pattern of an electrically conductive layer structure on the photoimageable dielectric layer structure, wherein the spatial pattern comprises openings formed within the electrically conductive layer structure; exposing the photoimageable dielectric layer structure to electromagnetic radiation, wherein the spatial pattern of the electrically conductive layer structure represents a mask for selectively exposing predefined regions of the photoimageable dielectric layer structure; and selectively removing material from the photoimageable dielectric layer depending on the spatial pattern.
17. The method as set forth in claim 16, wherein the layer stack, the photoimageable dielectric layer structure, and the electrically conductive layer structure are assembled together by a lamination procedure.
18. The method as set forth in claim 16, further comprising: forming an electrically conductive material within the at least one recess and/or on the electrically conductive layer structure.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
[0055] Embodiments of the component carrier can be better understood with reference to the following drawings. The elements and features in the drawings are not necessarily to scale, emphasis instead being placed upon clearly illustrating the structures and principles of operation of the assemblies.
[0056]
[0057]
[0058]
[0059]
[0060]
[0061]
[0062]
[0063]
DETAILED DESCRIPTION OF ILLUSTRATED EMBODIMENTS
[0064] The illustrations in the drawings are schematically presented. It is noted that in different figures, similar or identical elements or features are provided with the same reference signs or with reference signs, which are different from the corresponding reference signs only within the first digit. In order to avoid unnecessary repetition, elements or features, which have already been elucidated with respect to a previously described embodiment, are not elucidated again at a later position of the description.
[0065] Further, spatially relative terms, such as front and back, above and below, left and right, et cetera are used to describe an element's relationship to other element(s) or features as illustrated in the Figures. Thus, the spatially relative terms may apply to orientations in use which differ from the orientation depicted in the Figures. Obviously all such spatially relative terms refer to the orientation shown in the Figures only for ease of description and are not necessarily limiting as an apparatus according to an embodiment of the invention can assume orientations different than those illustrated in the Figures when in use.
[0066]
[0067] On top of the laminated PCB layer stack 110 there is formed a photoimageable dielectric (PID) layer 120. The PID layer 120 may have a thickness of e.g. 10 m to 100 m. On top of the PID layer 120 there is formed a so far unstructured electrically conductive layer 130. The electrically conductive layer 130, which according to the embodiment described here is made from copper, may have a thickness of e.g. 0.1 m to 50 m.
[0068] It is pointed out that in the illustrated embodiment the layer stack 110 could be a conventional PCB with conductive tracks formed on a dielectric layer. However, alternatively an embedded conductive track stack up could be used, in which the conductive track is at the same height or slightly below the dielectric surface. This alternative arrangement could be chosen also for all other embodiments described here with reference to the other Figures which are elucidated below.
[0069] As shown in
[0070] In a next step the upper side of the structure shown in
[0071] The result of a corresponding etching process is shown in
[0072] Although the arrangement shown in
[0073] Descriptively speaking, the process for manufacturing the component carrier 100 can be seen as a two-stage lithographic process wherein first within the electrically conductive layer 130 the windows being necessary for forming the recesses such as vias or cavities are realized. In a second lithographic process the PID layer 120 is structured such that the recesses 122 are formed. In the second lithography process the electrically conductive layer structure 130 serves as a mask for the PID layer 120 below. Hence, no (dedicated) masks are needed for appropriately structuring the PID layer 120. The roughness of the electrically conductive layer structure 130 will provide the necessary adhesion of the electrically conductive layer structure 130 to the PID layer 120 formed below. In addition, also chemical adhesion layers could be provided between the conductive layer structure and the PID, in particular for applications requiring high reliability in terms of peeling strength performance.
[0074] The benefit of the described PID structuring is the possibility to obtain z-direction structures, i.e. structures extending into a direction being perpendicular to the main planes of the layers, with different geometries by means of one exposure step. Therefore, vias with different diameters can be effectively achieved on one and the same the same PID layer 120. Further, also trenches or cavities with appropriate spatial dimensions can be realized.
[0075]
[0076]
[0077]
[0078] In a next step, the result of which is shown in
[0079] Descriptively speaking,
[0080] It is pointed out that the process described above can be applied also for core-less layer stacks being sandwiched between two PID layers. A corresponding core-less process flow consists in manufacturing two PCBs constituted only of build-up layers (i.e. without a mechanically stabilizing core) on the two sides of a temporary carrier. After manufacturing, the two PCBs are separated from the temporary carrier.
[0081]
[0082]
[0083] In the beginning of Option II, by means of a further lithographic process, a photoresist (film) 460 is applied and structured on both surfaces. This is shown in
[0084]
[0085]
[0086]
[0087]
[0088]
[0089] The above elucidated principles of structuring a PID layer with a lithographic process, wherein a mask representing a structured electrically conductive layer of the final product is employed, can also be applied to wafer/panel level packaging (WLP/PLP) manufacturing methods. In this context
[0090] The starting point for a corresponding process, which starting point is illustrated in
[0091]
[0092]
[0093]
[0094] Further processing steps, which for the sake of conciseness of
[0095] So far, the processes described are referring to a positive-type PID, i.e. the PID is structured where the exposure occurs. However, corresponding processes can also be realized for a negative-type PID. This means that PID material will be removed on the non-exposed parts. A corresponding process overview for a negative-type PID is shown in
[0096]
[0097]
[0098]
[0099] Descriptively speaking, the process described with reference to
[0100] The structuring methods elucidated above can also be used to obtain any kind of z-direction structures, like vias, cavities, trenches, etc.
[0101] The corresponding process steps or intermediate products, which are depicted in
[0102] The arrangement shown in
[0103] As can be taken from
[0104] The invention or the embodiments of the invention described in this document can be descriptively and briefly summarized as follows. With this document a structuring method of PID is presented, which is based on exploiting a structured copper foil as a mask for the PID layer itself. Subsequently, electroless copper will be deposited in particular on the sidewalls of recesses (e.g. vias) formed within the PID material. Further subsequently, a copper plating can be executed. A similar strategy can be adopted in order to form recess portions within a PCB.
[0105] It should be noted that the term comprising does not exclude other elements or steps and the use of articles a or an does not exclude a plurality. Also elements described in association with different embodiments may be combined.
LIST OF REFERENCE SIGNS
[0106] 100 component carrier [0107] 110 layer stack/laminated PCB layer stack/PCB core [0108] 112 dielectric resin layer [0109] 114 metal layer structure [0110] 120 photoimageable dielectric layer (structure) [0111] 122 recess [0112] 130 electrically conductive layer structure/mask [0113] 132 opening [0114] 190 laminated layer stack [0115] 240 seed layer [0116] 250 electrically conductive material [0117] 252 via connection [0118] 290 laminated layer stack [0119] 300 component carrier [0120] 400 component carrier [0121] 460 photoresist [0122] 510 layer stack/laminated PCB layer stack [0123] 516 embedded component [0124] 590 laminated layer stack [0125] 610 layer stack [0126] 616 carrier structure [0127] 618 naked chip/bare semiconductor component/artificial wafer [0128] 690 laminated layer stack [0129] 700 component carrier [0130] 720 negative-type photoimageable dielectric layer (structure) [0131] 800 component carrier [0132] 822 cavity [0133] 832 opening for cavity [0134] 870 cavity protection