CRYSTAL OSCILLATOR CONTROL CIRCUIT AND ASSOCIATED OSCILLATION DEVICE

20200076368 ยท 2020-03-05

    Inventors

    Cpc classification

    International classification

    Abstract

    A crystal oscillator control circuit includes a first terminal and a second terminal, a current source, and a peak detection and bias voltage adjustment circuit. The first terminal and the second terminal are arranged to couple the crystal oscillator control circuit to a crystal. The current source is coupled to a power supply voltage and generates a bias current. The peak detection and bias voltage adjustment circuit is coupled between the bias current and a ground voltage and coupled to the first terminal, and performs peak detection and bias voltage adjustment to correspondingly generate a first signal at a node. The low-pass filter low-pass filters the first signal to generate a filtered signal. The feedback control circuit is arranged to perform feedback control according to the filtered signal to generate an oscillation signal at one or both of the first terminal and the second terminal.

    Claims

    1. A crystal oscillator control circuit, comprising: a first terminal and a second terminal, arranged to couple the crystal oscillator control circuit to a crystal; a current source, coupled to a power supply voltage, the current source arranged to generate a bias current; a peak detection and bias voltage adjustment circuit, coupled between the bias current and a ground voltage and coupled to the first terminal, wherein the peak detection and bias voltage adjustment circuit is arranged to perform peak detection and bias voltage adjustment in order to correspondingly generate a first signal at a node; a low-pass filter, coupled to the node, the low-pass filter arranged to low-pass filter the first signal in order to generate a filtered signal; and a feedback control circuit, coupled to the low-pass filter and coupled to the first terminal and the second terminal, the feedback control circuit arranged to perform feedback control according to the filtered signal, in order to generate an oscillation signal at one or both of the first terminal and the second terminal.

    2. The crystal oscillator control circuit of claim 1, wherein the peak detection and bias voltage adjustment circuit comprises: a first operational transconductance amplifier (OTA), comprising a first positive input terminal, a first negative input terminal and a first output terminal, wherein the first positive input terminal is coupled to the bias current, and the first negative input terminal and the first output terminal are coupled to each other and are coupled to the node.

    3. The crystal oscillator control circuit of claim 2, wherein the peak detection and bias voltage adjustment circuit further comprises: a transistor, coupled between the bias current and the ground voltage, wherein a control terminal of the transistor is coupled to the node; and a capacitor, coupled between the bias current and the ground voltage.

    4. The crystal oscillator control circuit of claim 3, wherein the peak detection and bias voltage adjustment circuit further comprises: another capacitor, coupled between the node and the first terminal.

    5. The crystal oscillator control circuit of claim 1, wherein the low-pass filter comprises: a second operational transconductance amplifier (OTA), comprising a second positive input terminal, a second negative input terminal and a second output terminal, wherein the second positive input terminal is coupled to the node, and the second negative input terminal and the second output terminal are coupled to each other and are coupled to another node; wherein the low-pass filter generates the filtered signal at the other node.

    6. The crystal oscillator control circuit of claim 5, wherein the low-pass filter further comprises: a capacitor, coupled between the other node and the ground voltage.

    7. The crystal oscillator control circuit of claim 1, wherein the feedback control circuit comprises: a third operational transconductance amplifier (OTA), comprising a third positive input terminal, a third negative input terminal and a third output terminal, wherein the third positive input terminal is coupled to the second terminal, and the third negative input terminal and the third output terminal are coupled to each other and are coupled to another node; and a capacitor, coupled between the other node and the first terminal.

    8. The crystal oscillator control circuit of claim 7, wherein the feedback control circuit comprises: a first transistor and a second transistor, coupled between the power supply voltage and the ground voltage, and located on a first current path, wherein a control terminal of the first transistor is coupled to the low-pass filter in order to receive the filtered signal, and two terminals among multiple terminals of the second transistor are coupled to each other, configuring the second transistor into a dual-terminal component; and a third transistor and a fourth transistor, coupled between the power supply voltage and the ground voltage, and located on a second current path, wherein a control terminal of the third transistor is coupled to a control terminal of the second transistor, and a control terminal of the fourth transistor is coupled to the other node.

    9. The crystal oscillator control circuit of claim 8, wherein a gain stage in the feedback control circuit comprises: the third OTA, wherein two other terminals of the third transistor are coupled to the power supply voltage and the third positive input terminal, respectively; the fourth transistor, wherein two other terminals of the fourth transistor are coupled to the third positive input terminal and the ground voltage, respectively; and the capacitor; wherein the gain stage provides gain and a feedback path for generating the oscillation signal, and utilizes the capacitor to perform leakage current isolation.

    10. An oscillation device comprising the crystal oscillator control circuit of claim 1, wherein the oscillation device further comprises: the crystal, coupled between the first terminal and the second terminal; and a first capacitor and a second capacitor, coupled to the first terminal and the second terminal, respectively.

    Description

    BRIEF DESCRIPTION OF THE DRAWINGS

    [0011] FIG. 1 is a diagram illustrating a crystal oscillator control circuit according to an embodiment of the present invention.

    [0012] FIG. 2 illustrates an example of an oscillation device which comprises the crystal oscillator control circuit shown in FIG. 1.

    [0013] FIG. 3 illustrates some examples of related signals of the crystal oscillator control circuit shown in FIG. 1.

    DETAILED DESCRIPTION

    [0014] FIG. 1 is a diagram illustrating a crystal oscillator control circuit 100 according to an embodiment of the present invention. The crystal oscillator control circuit 100 may comprise terminals XTAL_I and XTAL_IO, a current source for generating a bias current IBias, a peak detection and bias voltage adjustment circuit 110 and a low-pass filter 120, and may further comprise a feedback control circuit, such as that shown on the right side of the low-pass filter 120 within the architecture shown in FIG. 1, wherein the current source is coupled to the power supply voltage VDD, and the peak detection and bias voltage adjustment circuit 110 is coupled between the bias current IBias and the ground voltage VSS, and may be coupled to the terminal XTAL_I. The low-pass filter 120 is coupled to the peak detection and bias voltage adjustment circuit 110, and the feedback control circuit is coupled to the low-pass filter 120 and coupled to the terminals XTAL_I and XTAL_IO. The architecture shown in FIG. 1 adopts some types of Metal Oxide Semiconductor Field Effect Transistors (MOSFETs), such as P-type and N-type MOSFETs, but the present invention is not limited thereto.

    [0015] As shown in FIG. 1, the peak detection and bias voltage adjustment circuit 110 may comprise an operational transconductance amplifier (OTA) OTA1, a transistor M0 (such as an N-type MOSFET) and a capacitor C0 coupled between the bias current IBias and the ground voltage VSS, and a capacitor C1 coupled between the node N.sub.B and the terminal XTAL_I. The operational transconductance amplifier OTA1 comprises a first positive input terminal, a first negative input terminal and a first output terminal (e.g. the terminals denoted with + and on the left side thereof and the terminal on the right side thereof, respectively), wherein the first positive input terminal is coupled to the bias current IBias, the first negative input terminal and the first output terminal are coupled to each other and are both coupled to the node N.sub.B, and the control terminal (e.g. the gate terminal) of the transistor M0 may be coupled to the node N.sub.B. In addition, the low-pass filter 120 may comprise the operational transconductance amplifier OTA2, and may comprise the capacitor C2 coupled between the node N.sub.D and the ground voltage VSS. The operational transconductance amplifier OTA2 comprises a second positive input terminal, a second negative input terminal and a second output terminal (e.g. the terminals denoted with + and on the left side thereof and the terminal on the right side thereof, respectively), wherein the second positive input terminal is coupled to the node N.sub.B, and the second negative input terminal and the second output terminal are coupled to each other and are both coupled to the node N.sub.D. Further, the feedback control circuit may comprise the operational transconductance amplifier OTA3, the capacitor Cc coupled between the node N.sub.A and the terminal XTAL_I, the transistors M1 and M2 coupled between the power supply voltage VDD and the ground voltage VSS and located on a first current path, and the transistors M3 and M4 coupled between power supply voltage VDD and the ground voltage VSS and located on a second current path. The first current path may be the current path passing through the transistors M2 and M1 from top to bottom, and the second current path may be the current path passing through the transistors M3 and M4 from top to bottom. The operational transconductance amplifier OTA3 comprises a third positive input terminal, a third negative input terminal and a third output terminal (e.g. the terminals denoted with + and on the right side thereof and the terminal on the left side thereof, respectively), wherein the third positive input terminal is coupled to the terminal XTAL_IO, and the third negative input terminal and the third output terminal are coupled to each other and are both coupled to the node N.sub.A. The control terminal of the transistor M1 (such as the gate terminal thereof) is coupled to the low-pass filter 120, and two terminals of multiple terminals of the transistor M2 are coupled to each other, making the transistor M2 be configured into a dual-terminal component, such as a diode-connected transistor. The multiple terminals of the transistor M2 may comprise a source terminal, a gate terminal and a drain terminal, wherein the gate terminal and the drain terminal of these terminals are coupled to each other. The control terminal of the transistor M3 (such as the gate terminal thereof) is coupled to the control terminal of the transistor M2 (such as the gate terminal thereof), and the control terminal of the transistor M4 (such as the gate terminal thereof) is coupled to the node N.sub.A.

    [0016] According to this embodiment, the terminals XTAL_I and XTAL_IO may be arranged to couple the crystal oscillator control circuit 100 to a crystal, and the peak detection and bias voltage adjustment circuit 110 may be arranged to perform peak detection and bias voltage adjustment, in order to correspondingly generate a first signal (such as signal V.sub.B) at the node N.sub.B. In addition, the low-pass filter 120 maybe coupled to the node N.sub.B, and may be arranged to perform low-pass filtering on the first signal (such as the signal V.sub.B on the node N.sub.B) in order to generate a filtered signal (such as signal V.sub.D) at the node N.sub.D. Further, the control terminal of the transistor M1 (such as the gate terminal thereof) receives the filtered signal (such as signal V.sub.D on the node N.sub.D). The feedback control circuit may be arranged to perform feedback control according to the filtered signal (such as the signal V.sub.D) in order to generate an oscillation signal to at least one terminal (e.g. one or more terminals) within the terminals XTAL_I and XTAL_IO, such as the oscillation signals V.sub.XTAL_I and V.sub.XTAL_IO on the terminals XTAL_I and XTAL_IO, respectively, but the present invention is not limited thereto. As shown in FIG. 1, the gain stage 130 in the feedback control circuit may comprise the operational transconductance amplifier OTA3, the transistor M4 and the capacitor Cc, wherein two other terminals of the transistor M3 (such as the source terminal and drain terminal thereof) are respectively coupled to the power supply voltage VDD and the third positive input terminal, and two other terminals of the transistor M4 (such as the drain terminal and source terminal thereof) are respectively coupled to the third positive input terminal and the ground voltage VSS. The gain stage 130 may provide gain and feedback path for generating the aforementioned oscillation signal (such as the oscillation signals V.sub.XTAL_I and V.sub.XTAL_IO on the terminals XTAL_I and XTAL_IO respectively). In addition, the gain stage 130 may utilize the capacitor Cc to perform leakage current isolation, and more particularly, to isolate any leakage current at the terminal XTAL_I.

    [0017] Since the capacitor Cc isolates the gate of the transistor M4 from the terminal XTAL_I, the gain stage 130 will be insensitive to the leakage current of the terminal XTAL_I. The operational transconductance amplifier OTA3 provides a feedback loop, wherein the bias current thereof maybe adjusted for a high output impedance. Hence, the AC signal on the terminal XTAL_I may be coupled to the gate of the transistor M4 without suffering from phase shift and amplitude attenuation. In addition, the peak detection and bias voltage adjustment circuit 110 may adjust the bias current of the operational transconductance amplifier OTA1, allowing the AC signal on the terminal XTAL_I to be easily coupled to the node N.sub.B, and more particularly, the operational transconductance amplifier OTA1 will not introduce a DC shift effect between the nodes N.sub.C and N.sub.B. Further, the low-pass filter 120 may provide a clean signal at the node N.sub.D for the gate of the transistor M1, thereby indirectly providing a clean bias current for the transistor M4, and may control the bias current of the operational transconductance amplifier OTA2 to be adjusted to minimize (or eliminate) any possible ripple on the node D, but the present invention is not limited thereto. According to some embodiments, the operational transconductance amplifier OTA1 may provide a feedback path.

    [0018] As illustrated by the architecture shown in FIG. 1, the present invention provides a crystal oscillator control circuit, which does not apply any resistor or analog switch, and the crystal oscillator control circuit also integrates an AGC loop and leakage isolation capacitor in a same architecture without introducing a side effect. More particularly, the resistor-free and analog switch-free crystal oscillator control circuit proposed by the present invention may also solve various problems existing in the related art, and thus the present invention can avoid the trade-off between solving existing problems and mitigating newly-introduced problems, wherein the novel architecture proposed by the present invention is insensitive to the leakage current, and can also avoid the requirement for large feedback resistors. In addition, the present invention is capable of reducing the circuit power, reducing sensitivity to PCB current leakage, and reducing related costs (such as material and manufacturing costs).

    [0019] FIG. 2 illustrates an example of an oscillation device 10 which comprises the crystal oscillator control circuit 100 shown in FIG. 1. As shown in FIG. 2, the oscillation device 10 may further comprise the crystal coupled between the terminals XTAL_I and XTAL_IO, and a first capacitor and a second capacitor coupled to the terminals XTAL_I and XTAL_IO, respectively. For example, the upper terminals of the first capacitor and the second capacitor are coupled to the terminals XTAL_I and XTAL_IO respectively, and the lower terminals of the first capacitor and the second capacitor are coupled to ground.

    [0020] Based on the architecture shown in FIG. 1 and FIG. 2, the crystal oscillator control circuit and oscillation device of the present invention avoid using resistors and analog switches. More particularly, the crystal oscillator control circuit and oscillation device with no resistor and analog switch as provided by the present invention can completely solve various problems encountered in the related arts.

    [0021] FIG. 3 illustrates some examples of related signals of the crystal oscillator control circuit 100 shown in FIG. 1, such as the oscillation signal V.sub.XTAL_I, the signals V.sub.C and V.sub.D, and the current I.sub.M3 of the transistor M3, but the present invention is not limited thereto. Regarding the initialization, at the beginning of powering on of the crystal oscillator control circuit 100, the bias current of the transistor M4 may be determined by the bias current IBias and transistor ratio, wherein a relatively large current may be used for a better startup. When the oscillation amplitude of the aforementioned oscillation signal (such as the oscillation signals V.sub.XTAL_I and V.sub.XTAL_IO on the terminals XTAL_I and XTAL_IO, respectively) increases, the DC voltage on the node N.sub.C decreases, and thus the DC voltage on the node N.sub.B also decreases. The operational transconductance amplifier OTA2 and the capacitor C2 may allow the DC signal on the node N.sub.B to pass, but attenuate the AC signal. Hence, the signal V.sub.D on the node N.sub.D may have a decreasing voltage that is slowly changed. In this way, when the oscillation amplitude increases, the bias current of the transistor M4 decreases. Finally, the variations of the related signals may reach a balance point. As a result, the aforementioned oscillation signal (such as the oscillation signals V.sub.XTAL_I and V.sub.XTAL_IO on the terminals XTAL_I and XTAL_IO, respectively) may continue oscillating and the bias current may remain constant.

    [0022] According to some embodiments, the crystal oscillator control circuit 100 shown in FIG. 1 and the oscillation device 10 shown in FIG. 2 are applicable to associated designs of various products, such as that of a crystal oscillator (XOSC), phase-locked loop (PLL), clock, and so on.

    [0023] Those skilled in the art will readily observe that numerous modifications and alterations of the device and method may be made while retaining the teachings of the invention. Accordingly, the above disclosure should be construed as limited only by the metes and bounds of the appended claims.