Analog-to-digital converter
20200028518 ยท 2020-01-23
Inventors
Cpc classification
H03M1/468
ELECTRICITY
International classification
Abstract
The present invention discloses an analog-to-digital converter (ADC) including an analog circuit, a first switch, a second switch, a first capacitor, and a second capacitor. The analog circuit has a first input terminal and a second input terminal and is configured to amplify and/or compare signals on the first input terminal and the second input terminal. One end of the first capacitor is coupled to the first input terminal, and the other end receives an input voltage via the first switch. One end of the second capacitor is coupled to the first input terminal, and the other end receives a reference voltage via the second switch.
Claims
1. An analog-to-digital converter (ADC) comprising: an analog circuit having a first input terminal and a second input terminal and configured to amplify and/or compare signals on the first input terminal and the second input terminal; a first switch; a second switch; a first capacitor, wherein an end of the first capacitor is coupled to the first input terminal, and other end of the first capacitor receives an input voltage through the first switch; and a second capacitor, wherein an end of the second capacitor is coupled to the first input terminal, and other end of the second capacitor receives a reference voltage through the second switch.
2. The ADC of claim 1, wherein the input voltage is a first input voltage, the reference voltage is a first reference voltage, the ADC further comprising: a third switch; a fourth switch; a third capacitor, wherein an end of the third capacitor is coupled to the second input terminal, and other end of the third capacitor receives a second input voltage through the third switch; a fourth capacitor, wherein an end of the fourth capacitor is coupled to the second input terminal, and other end of the fourth capacitor receives a second reference voltage through the fourth switch, the second reference voltage being different from the first reference voltage; and a fifth switch coupled between the first capacitor and the third capacitor, wherein the first capacitor and the third capacitor are electrically connected when the fifth switch is turned on.
3. The ADC of claim 2, wherein when the fifth switch is turned on, a node through which the first capacitor and the third capacitor are electrically connected is floating and not coupled or electrically connected to any voltage.
4. The ADC of claim 2, wherein a capacitance value of the first capacitor is substantially the same as a capacitance value of the third capacitor, and a capacitance value of the second capacitor is substantially the same as a capacitance value of the fourth capacitor.
5. The ADC of claim 2 further comprising: a sixth switch coupled between the second capacitor and the fourth capacitor, wherein the second capacitor and the fourth capacitor are electrically connected when the sixth switch is turned on.
6. The ADC of claim 5, wherein when the sixth switch is turned on, a node through which the second capacitor and the fourth capacitor are electrically connected is floating and not coupled or electrically connected to any voltage.
7. The ADC of claim 1, wherein the input voltage is a first input voltage, the reference voltage is a first reference voltage, the ADC further comprising: a third switch; a fourth switch; a third capacitor, wherein an end of the third capacitor is coupled to the second input terminal, and other end of the third capacitor receives a second input voltage through the third switch; a fourth capacitor, wherein an end of the fourth capacitor is coupled to the second input terminal, and other end of the fourth capacitor receives a second reference voltage through the fourth switch, the second reference voltage being different from the first reference voltage; and a fifth switch coupled between the second capacitor and the fourth capacitor, wherein the second capacitor and the fourth capacitor are electrically connected when the fifth switch is turned on.
8. The ADC of claim 7, wherein when the fifth switch is turned on, a node through which the second capacitor and the fourth capacitor are electrically connected is floating and not coupled or electrically connected to any voltage.
9. The ADC of claim 7, wherein a capacitance value of the first capacitor is substantially the same as a capacitance value of the third capacitor, and a capacitance value of the second capacitor is substantially the same as a capacitance value of the fourth capacitor.
10. An analog-to-digital converter (ADC) comprising: an analog circuit having a first input terminal and a second input terminal and configured to amplify and/or compare signals on the first input terminal and the second input terminal; a first switch; a second switch; a third switch; a fourth switch; a first capacitor, wherein an end of the first capacitor is coupled to the first input terminal, and other end of the first capacitor receives an input voltage through the first switch or receives a first reference voltage through the third switch; and a second capacitor, wherein an end of the second capacitor is coupled to the first input terminal, and other end of the second capacitor receives a second reference voltage through the second switch or receives a third reference voltage through the fourth switch.
11. The ADC of claim 10, wherein the input voltage is a first input voltage, the ADC further comprising: a fifth switch; a sixth switch; a seventh switch; an eighth switch; a third capacitor, wherein an end of the third capacitor is coupled to the second input terminal, and other end of the third capacitor receives a second input voltage through the fifth switch or receives the first reference voltage through the seventh switch; and a fourth capacitor, wherein an end of the fourth capacitor is coupled to the second input terminal, and other end of the fourth capacitor receives a fourth reference voltage through the sixth switch or receives the third reference voltage through the eighth switch.
12. The ADC of claim 11, wherein a capacitance value of the first capacitor is substantially the same as a capacitance value of the third capacitor, and a capacitance value of the second capacitor is substantially the same as a capacitance value of the fourth capacitor.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
[0010]
[0011]
[0012]
[0013]
[0014]
[0015]
[0016]
DETAILED DESCRIPTION OF THE EMBODIMENTS
[0017] The following description is written by referring to terms of this technical field. If any term is defined in this specification, such term should be explained accordingly. In addition, the connection between objects or events in the below-described embodiments can be direct or indirect provided that these embodiments are practicable under such connection. Said indirect means that an intermediate object or a physical space exists between the objects, or an intermediate event or a time interval exists between the events.
[0018] The disclosure herein includes analog-to-digital converters (ADCs). On account of that some or all elements of the ADC could be known, the detail of such elements is omitted provided that such detail has little to do with the features of this disclosure and this omission nowhere dissatisfies the specification and enablement requirements. A person having ordinary skill in the art can choose components equivalent to those described in this specification to carry out the present invention, which means that the scope of this invention is not limited to the embodiments in the specification.
[0019] In the following description, two ends of a capacitor are defined as a top plate and a bottom plate, respectively; the top plate refers to the end coupled to the comparator or amplifier, whereas the bottom plate refers to the end not coupled to the comparator or amplifier. Such definition is made only for the ease of discussion and not necessarily related to top and bottom in the actual circuit. The first phase and the second phase can respectively be the high level (or low level) periods of two non-overlapping clocks, or the high level periods and the low level periods of a single clock.
[0020]
[0021] The capacitor C.sub.1a and the capacitor C.sub.2a are coupled to one of the input terminals of the analog circuit 210. The capacitor C.sub.1b and the capacitor C.sub.2b are coupled to the other input terminal of the analog circuit 210. In some embodiments, the upper plates of capacitors C.sub.1a, C.sub.2a, C.sub.1b, C.sub.2b are directly coupled (electrically connected) to the analog circuit 210 (as shown in
[0022] The input voltages V.sub.in+ and V.sub.in are differential signals inputted to the ADC 200 and generally vary with time. The reference voltages V.sub.th+ and V.sub.th are substantially constant (i.e., DC biases), and V.sub.th+ is not equal to V.sub.th. The input voltage V.sub.in+ is not equal to the reference voltage V.sub.th+, and the input voltage V.sub.in is not equal to the reference voltage V.sub.th. The reference voltages V.sub.b3, V.sub.b4, and V.sub.b5 are also substantially constant, and there is no limitation to the relationship among the three reference voltages. In some embodiments, when the reference voltages V.sub.th+ and V.sub.th are interchanged, the digital code outputted by the ADC 200 is inverted (i.e., from a logic 0 to a logic 1, or vice versa), that is, the output signal V.sub.out+ and the output signal V.sub.out are interchanged.
[0023] In some embodiments, the capacitance value of the capacitor C.sub.1a and the capacitance value of the capacitor C.sub.2a may be equal or unequal, and the capacitance value of the capacitor C.sub.1b and the capacitance value of the capacitor C.sub.2b may be equal or unequal. The capacitance value of the capacitor C.sub.1a is substantially the same as the capacitance value of the capacitor C.sub.1b, and the capacitance value of the capacitor C.sub.2a is substantially the same as the capacitance value of the capacitor C.sub.2b.
[0024] The ADC 200 samples the input voltage V.sub.in+ (or V.sub.in) and the reference voltage V.sub.th+ (or V.sub.th) with two capacitors C.sub.1a and C.sub.2a (or C.sub.1b and C.sub.2b), respectively; in this way, the input voltage V.sub.in+ (or V.sub.in) and the reference voltage V.sub.th+ (or V.sub.th) does not interfere with each other. Therefore, the inter-symbol interference (ISI) issue that the conventional ADC faces can be solved. Furthermore, the ADC 200 can compensate for the difference between the common-mode voltage of the input voltage V.sub.in+ (or V.sub.in) and the common-mode voltage of the reference voltage V.sub.th+ (or V.sub.th) by adjusting the voltages V.sub.b3 and V.sub.b4, to thereby improve the stability of the circuit. For example, if the common-mode voltage of the input voltage V.sub.in+ (or V.sub.in) is greater than the common-mode voltage of the reference voltage V.sub.th+ (or V.sub.th) by 0.2 volts, then V.sub.b4 can be designed to be greater than V.sub.b3 by 0.2 volts.
[0025] The ADC 200 has two operation methods. The following description focuses on one input terminal of the analog circuit 210. However, those skilled in the art can certainly know the operations for the other input terminal of the analog circuit 210 after reading the following descriptions.
[0026] Operation Method One:
[0027] In the first phase, the switches S1a, S2a, S5a are turned on, and the switches S3a, S4a are turned off. In other words, in the first phase, the upper plate of the capacitor C.sub.1a is coupled or electrically connected to the input terminal of the analog circuit 210 and receives the reference voltage V.sub.b5, the bottom plate of the capacitor C.sub.1a receives the input voltage V.sub.in+, the upper plate of the capacitor C.sub.2a is coupled or electrically connected to the input terminal of the analog circuit 210 and receives the reference voltage V.sub.b5, and the bottom plate of the capacitor C.sub.2a receives the reference voltage V.sub.th+. Accordingly, in the first phase, the capacitor C.sub.1a samples the input voltage V.sub.in+, and the capacitor C.sub.2a samples the reference voltage V.sub.th+.
[0028] In the second phase, the switches S3a, S4a are turned on, and the switches S1a, S2a, S5a are turned off. In other words, in the second phase, the upper plate of the capacitor C.sub.1a is coupled or electrically connected to the input terminal of the analog circuit 210, the bottom plate of the capacitor C.sub.1a receives the reference voltage V.sub.b4, the upper plate of the capacitor C.sub.2a is coupled or electrically connected to the input terminal of the analog circuit 210, and the bottom plate of the capacitor C.sub.2a receives the reference voltage V.sub.b3.
[0029] As the ADC 200 switches from the first phase to the second phase, the terminal voltages of the capacitors C.sub.1a and C.sub.2a change; in this way, the ADC 200 carries out the addition or subtraction of the signals (i.e., the input voltage V.sub.in+ and the reference voltage V.sub.th+). The analog circuit 210 amplifies and/or compares the signals on its two input terminals in the second phase.
[0030] Operation Method Two:
[0031] In the first phase, the switches S3a, S4a, S5a are turned on, and the switches S1a, S2a are turned off. In other words, in the first phase, the upper plate of the capacitor C.sub.1a is coupled or electrically connected to the input terminal of the analog circuit 210 and receives the reference voltage V.sub.b5, the bottom plate of the capacitor C.sub.1a receives the reference voltage V.sub.b4, the upper plate of the capacitor C.sub.2a is coupled or electrically connected to the input terminal of the analog circuit 210 and receives the reference voltage V.sub.b5, and the bottom plate of the capacitor C.sub.2a receives the reference voltage V.sub.b3. In the first phase, the upper and bottom plates of the capacitor C.sub.1a and the upper and bottom plates of the capacitor C.sub.2a are in a reset state.
[0032] In the second phase, the switches S1a, S2a are turned on, and the switches S3a, S4a, S5a are turned off. In other words, in the second phase, the upper plate of the capacitor C.sub.1a is coupled or electrically connected to the input terminal of the analog circuit 210, the bottom plate of the capacitor C.sub.1a receives the input voltage V.sub.in+, the upper plate of the capacitor C.sub.2a is coupled or electrically connected to the input terminal of the analog circuit 210, and the bottom plate of the capacitor C.sub.2a receives the reference voltage V.sub.th+. The analog circuit 210 amplifies and/or compares the signals on its two input terminals in the second phase.
[0033] Similar to the operation method one, as the ADC 200 switches from the first phase to the second phase, the terminal voltages of the capacitors C.sub.1a and C.sub.2a change; in this way, the ADC 200 carries out the addition or subtraction of the signals (i.e., the input voltage V.sub.in+ and the reference voltage V.sub.th+). The analog circuit 210 amplifies and/or compares the signals on its two input terminals in the second phase.
[0034]
[0035]
[0036] In the embodiment of
[0037]
[0038] In the embodiment of
[0039]
[0040] The ADCs 200 to 600 are each a one-bit ADC. A multi-bit ADC can be realized by serially connecting multiple aforementioned ADCs (200, 300, 400, 500 or 600) and designing the reference voltages V.sub.th+ and V.sub.th properly. For example, a two-bit ADC is realized by serially connecting three one-bit ADCs, a three-bit ADC is realized by serially connecting seven one-bit ADCs, and so on.
[0041] Since a person having ordinary skill in the art can appreciate the implementation detail and the modification thereto of the present method invention through the disclosure of the device invention, repeated and redundant description is thus omitted. Furthermore, the shape, size, and ratio of any element and the step sequence of any flow chart in the disclosed figures are exemplary for understanding, not for limiting the scope of this invention.
[0042] The aforementioned descriptions represent merely the preferred embodiments of the present invention, without any intention to limit the scope of the present invention thereto. Various equivalent changes, alterations, or modifications based on the claims of the present invention are all consequently viewed as being embraced by the scope of the present invention.