Barium-strontium-titanium (BST) capacitor configuration method
10541089 ยท 2020-01-21
Assignee
Inventors
Cpc classification
G01R15/165
PHYSICS
H04B1/0458
ELECTRICITY
H03H5/12
ELECTRICITY
G05F5/00
PHYSICS
H01G7/06
ELECTRICITY
International classification
G05F5/00
PHYSICS
H03H5/12
ELECTRICITY
H01G7/06
ELECTRICITY
Abstract
A capacitor has a variable capacitance settable by a bias voltage. A method for setting the bias voltage including the steps of: (a) injecting a constant current to bias the capacitor; (b) measuring the capacitor voltage at the end of a time interval; (c) calculating the capacitance value obtained at the end of the time interval; (d) comparing this value with a desired value; and (e) repeating steps (a) to (d) so as long as the calculated value is different from the set point value. When calculated value matches the set point value; the measured capacitor voltage is stored as a bias voltage to be applied to the capacitor for setting the variable capacitance.
Claims
1. A circuit, comprising: a capacitor having a settable capacitance, the capacitor including a control terminal; a digital to analog converter circuit having an output configured to generate an analog bias that is applied to the control terminal of the capacitor and having an input configured to receive a digital control word specifying a value of the analog bias; and a microcontroller circuit configured to generate the digital control word so as to apply the analog bias to the control terminal of the capacitor for a time interval, determine a capacitance value of the capacitor at the end of the time interval, compare the determined capacitance value with a desired capacitance value and save the digital control word for the analog bias if the determined capacitance value does not differ from the desired capacitance value for configuring the settable capacitance of the capacitor.
2. The circuit of claim 1, wherein the microcontroller circuit is further configured to generate a different digital control word if the determined capacitance value differs from the desired capacitance value.
3. The circuit of claim 1, wherein the analog bias comprises a constant current applied to the control terminal of the capacitor.
4. The circuit of claim 3, wherein an amplitude of the constant current is a function of a desired capacitance variation.
5. The circuit of claim 3, wherein a direction of the constant current depends on a desired variation direction for the settable capacitance.
6. The circuit of claim 3, wherein the injected constant current has a value in a range from 10 microamperes to 500 microamperes.
7. The circuit of claim 1, wherein the capacitor is a BST (Barium-Strontium-Titanium) capacitor.
8. A circuit, comprising: a capacitor having a settable capacitance, the capacitor including a control terminal configured to receive an analog bias which sets a value of the settable capacitance; and a control circuit configured to generate the analog bias applied to the control terminal, determine a capacitance value of the capacitor in response to the applied analog bias, compare the determined capacitance value with a desired capacitance value and save a control signal for generating the analog bias if the determined capacitance value does not differ from the desired capacitance value for configuring the settable capacitance of the capacitor.
9. The circuit of claim 8, wherein the control circuit comprises a digital to analog converter configured to convert the control signal and output the analog bias.
10. The circuit of claim 8, wherein the control circuit is configured to vary the analog bias if the determined capacitance value differs from the desired capacitance value.
11. The circuit of claim 8, wherein the analog bias comprises a constant current applied to the control terminal of the capacitor.
12. The circuit of claim 11, wherein an amplitude of the constant current is a function of a desired capacitance variation.
13. The circuit of claim 12, wherein a direction of the constant current depends on a desired variation direction for the settable capacitance.
14. The circuit of claim 12, wherein the constant current has a value in a range from 10 microamperes to 500 microamperes.
15. The circuit of claim 8, wherein the capacitor is a BST (Barium-Strontium-Titanium) capacitor.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
(1) The foregoing and other features and advantages will be discussed in detail in the following non-limiting description of specific embodiments in connection with the accompanying drawings, wherein:
(2)
(3)
(4)
(5)
(6)
(7)
DETAILED DESCRIPTION
(8) The same elements have been designated with the same reference numerals in the different drawings. For clarity, only those elements which are useful to the understanding of the embodiments which will be described have been shown and will be detailed. In particular, the forming of a BST capacitor as well as of the other portions of the control circuit has not been detailed, the described embodiments being compatible with usual applications of capacitors settable by application of a bias voltage (for example, BST capacitors) and with usual formings of the rest of the control circuit. Further, the different possible applications of a BST capacitor have not been detailed either, the described embodiments being here again compatible with usual applications. In the following description, expressions approximately, about, and in the order of mean to within 10%, preferably to within 5%.
(9)
(10)
(11)
(12) A difficulty in the control or configuration of a BST capacitor to set its value is that different parameters introduce variations of the resulting capacitance for a same set point voltage. Among such parameters, one should note manufacturing tolerances, variations of the capacitance value according to temperature as well as hysteresis-related variations (for a given set point value, the resulting capacitance may differ according to whether the capacitance is increased or decreased with respect to the initial value).
(13) It could have been devised to control the set point voltage according to the result obtained in the radio frequency application, for example according to the cut-off frequency obtained with the settable capacitance in this application. However, such a solution would be particularly complex, requiring measurement elements at the level of the actual radio frequency application. Moreover, programs for controlling such a synchronization would also be particularly complex.
(14) To take into account manufacturing tolerances and temperature variations, it could be devised to integrate, in a same chip, the BST capacitor(s) to be controlled and their control circuit (in particular, the digital-to-analog converter). However, such a solution suffers from a lack of flexibility between the control circuit and the capacitors, which limits possible applications. Further, this would not enable to take into account the capacitance variation due to the hysteresis of the dielectric material used.
(15)
(16)
(17) According to the method of
(18) Based on this measured value Vbias, on the known values of current Ic and of time interval T, the capacitance obtained at the end of the biasing is then calculated (block 44, COMPUTE C). This value is calculated by application of the following formula:
C=Ic*T/V,
(19) where V shows the bias voltage variation between the end and the beginning of the application of the constant current.
(20) Then (block 45, C=CT?), the value of capacitance C obtained by calculation is compared with the set point value desired for this capacitance, which corresponds to the digital word provided to the control circuit. If the desired value is reached, that is, the measured value is equal to the desired set point (output Y of block 45), the value of the voltage measured at step 43 is stored (block 46, STORE Vbias) as being the bias value to be applied to the BST capacitor to obtain the desired capacitance. If not, the process returns to the input of block 42, that is, to wait for an additional time interval and a new Vbias and capacitance are obtained as the process repeats.
(21) In
(22) In the representation of
(23) For the case where the initial capacitance value is not zero, that is, the desired variation starts from a non-zero bias value Vbias, this value is taken into account to calculate voltage variation V. It is indeed not necessary to systematically take back the capacitance to its zero value. The calculations may be performed on variations of voltage V by calculating:
C=Ic*T/V,
(24) where V shows the variation of the capacitance measured between two ends of time interval T.
(25) In the case where the capacitance needs to be decreased, a method similar to that described hereabove with a negative current Ic is applied.
(26) Starting from zero initial values for voltage Vbias and capacitance C, the time intervals may be accumulated and the following may be calculated:
C=Ic*T/Vbias,
(27) In practice, the range of values of current Ic is predetermined according to the capacitance range desired for the application. Current Ic is positive or negative according to the desired capacitance value C. Current Ic may also be adjusted according to this desired variation C to decrease the time of transition between the initial capacitance value and the final value. As a specific example, this value may be in the range from 10 microamperes to 500 microamperes. Similarly, time interval T depends on the variations desired at the capacitance level according to the application and also on the granularity desired for the setting. The shorter the time interval, the finer the determination of the capacitance, but the more time is taken by the application of the method and thus the setting of the value. A duration in the range from approximately 50 to 700 microseconds is an acceptable tradeoff. The configuration method is preferably applied each time the application needs a setting of the capacitance, whether to set an absolute value from the origin or a variation after a change of configuration in the application.
(28)
(29) According to an embodiment, a digital-to-analog converter of the type described hereabove is programmed to implement the configuration method. This programming is for example performed via a microcontroller programmed to communicate set point words capable of applying a constant current via a current source (not shown) associated with circuit 2. Thus, the described embodiments are compatible with usual digital-to-analog BST capacitor control circuits. For example, for a current control, the BST capacitor is series-connected with a constant current source, activated (for example, via a switch interposed between the current source and the capacitor) when the capacitance needs to be varied. The time taken by the current source to charge the capacitor depends on the variation desired for the capacitance value.
(30) An advantage of the described embodiments is that the accuracy of the setting of the BST capacitor capacitance value is improved. In particular, the accuracy depends on the accuracy of the control circuit but is made independent from manufacturing tolerances of the BST capacitor, from variations of its capacitance according to temperature, and on the hysteresis of dielectric material. It can now be envisaged to achieve accuracies in the order of one percent with control circuits in integrated circuit form.
(31) Various embodiments have been described. Various alterations, modifications, and improvements will occur to those skilled in the art. In particular, the selection of the constant current value as well as of the time ranges depends on the application. It should be noted on this regard that it is also possible to provide variable time ranges (for example, decreasing as it is come closer to the set point value desired to obtain a fine setting). Further, the practical implementation of the embodiments which have been described is within the abilities of those skilled in the art based on the functional indications given hereabove.
(32) Such alterations, modifications, and improvements are intended to be part of this disclosure, and are intended to be within the spirit and the scope of the present invention. Accordingly, the foregoing description is by way of example only and is not intended to be limiting. The present invention is limited only as defined in the following claims and the equivalents thereto.