Semiconductor device and manufacturing method therefor
10522651 ยท 2019-12-31
Assignee
- Semiconductor Manufacturing International (Shanghai) Corp. (Shanghai, CN)
- Semiconductor Manufacturing International (Beijing) Corp. (Beijing, CN)
Inventors
Cpc classification
H01L21/823878
ELECTRICITY
H01L29/66545
ELECTRICITY
H01L21/823821
ELECTRICITY
H01L29/42364
ELECTRICITY
H01L29/7856
ELECTRICITY
H10N70/8265
ELECTRICITY
H10B63/30
ELECTRICITY
H01L21/823828
ELECTRICITY
H10N70/011
ELECTRICITY
H01L29/66795
ELECTRICITY
International classification
H01L29/66
ELECTRICITY
H01L29/423
ELECTRICITY
H01L29/06
ELECTRICITY
Abstract
The present disclosure relates to the technical field of semiconductors, and discloses a semiconductor device and a manufacturing method therefor. The manufacturing method may include: providing a semiconductor structure, where the semiconductor structure includes a semiconductor fin and an interlayer dielectric layer covering the semiconductor fin, the interlayer dielectric layer having an opening exposing a part of the semiconductor fin; forming a data storage layer at a bottom portion and a side surface of the opening; and filling a conductive material layer in the opening on the data storage layer. The present disclosure facilitate the manufacturing process of the semiconductor device and improves processing compatibility with the CMOS technology.
Claims
1. A method for manufacturing a semiconductor device, comprising: providing a semiconductor structure, wherein the semiconductor structure comprises: a semiconductor fin and an interlayer dielectric layer covering the semiconductor fin, the interlayer dielectric layer having an opening exposing a first part of the semiconductor fin; forming a data storage layer at a bottom portion and a side surface of the opening; and filling a conductive material layer in the opening directly on the data storage layer.
2. The method according to claim 1, wherein providing a semiconductor structure comprises: providing an initial structure, wherein the initial structure comprises: a semiconductor fin, an interlayer dielectric layer covering the semiconductor fin, and a first dummy gate located in the interlayer dielectric layer, wherein an upper surface of the first dummy gate is flush with an upper surface of the interlayer dielectric layer; and removing the first dummy gate, so as to form the opening exposing the first part of the semiconductor fin.
3. The method according to claim 2, wherein: the first dummy gate is separated from the semiconductor fin; and removing the first dummy gate comprises: removing the first dummy gate to form an opening; and enlarging the opening by using a first etching process, so as to expose the first part of the semiconductor fin.
4. The method according to claim 2, wherein: the initial structure further comprises: a trench isolation portion abutting a side surface of the semiconductor fin; and the first dummy gate is located above the trench isolation portion.
5. The method according to claim 2, wherein a side surface of the semiconductor fin is an inclined surface, and the first part of the semiconductor fin exposed by the opening is within the inclined surface.
6. The method according to claim 2, further comprising forming, in the interlayer dielectric layer, a gate structure located on the semiconductor fin.
7. The method according to claim 6, wherein forming the gate structure comprises: forming, in the interlayer dielectric layer, a second dummy gate located on the semiconductor fin, wherein an upper surface of the second dummy gate is flush with the upper surface of the interlayer dielectric layer; removing the second dummy gate, so as to form an open trench exposing a second part of the semiconductor fin; and forming the gate structure in the open trench.
8. The method according to claim 7, wherein before removing the first dummy gate to form the opening, the method further comprises forming a first patterned mask layer on the interlayer dielectric layer covering the second dummy gate and exposing the first dummy gate; and wherein after removing the first dummy gate to form the opening and before forming the data storage layer, the method further comprises removing the first patterned mask layer.
9. The method according to claim 7, wherein removing the second dummy gate comprises: forming a second patterned mask layer on the interlayer dielectric layer covering the data storage layer and the conductive material layer and exposing the second dummy gate; removing the second dummy gate using a second etching process, so as to form the open trench exposing the second part of the semiconductor fin; and removing the second patterned mask layer.
10. The method according to claim 1, wherein the data storage layer comprises a transition metal oxide (TMO).
11. The method according to claim 1, further comprising forming a conductive contact on the conductive material layer.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
(1) The accompanying drawings that form a part of the specification describe the forms of the present disclosure, and are used to explain the principles of the present disclosure together with the specification.
(2) With reference to the accompanying drawings, the present disclosure can be understood more clearly according to the following detailed description, where:
(3)
(4)
(5)
(6)
DETAILED DESCRIPTION
(7) Embodiments for illustration purposes of the present are described in details with reference to the accompanying drawings. It should be noted that unless being described in detail, relative layouts, mathematical expressions, and numeric values of components and steps described in these forms do not limit the scope of the present disclosure.
(8) Meanwhile, it should be noted that for ease of description, sizes of the parts shown in the accompanying drawings are not drawn according to an actual proportional relationship.
(9) The following exemplary forms are presented for illustration purposes only, and should not be used as any limitation on the present disclosure and applications or uses of the present disclosure.
(10) Technologies, methods, and devices that are known by a person of ordinary skill in the relate fields may not be discussed in detail. However, if appropriate, the technologies, methods, and devices should be considered as a part of the description.
(11) In all examples shown and discussed herein, any specific value should be regarded as being an example rather than a limitation. Therefore, other examples of the forms for illustration purposes may have different values.
(12) It should be noted that: similar reference signs, labels, numerals, and letters represent similar items in the following accompanying drawings. Therefore, once an item is defined in a figure, the item needs not to be further re-defined in subsequent figures.
(13)
(14) In step S201, a semiconductor structure is provided. The semiconductor structure includes: a semiconductor fin and an interlayer dielectric layer covering the semiconductor fin, where the interlayer dielectric layer has an opening exposing a part of the semiconductor fin.
(15) A process of providing the semiconductor structure is described in the following with reference to
(16) It should be noted that the term flush with used in the present disclosure includes, but not limited to exact flushing. Instead, alignment error may be allowed. As such, the term flush with may include approximately flush with within the process control uncertainties.
(17) It should be noted that to avoid obscuring the concepts of the present disclosure,
(18) In one implementation, material of the semiconductor fin 301 may be silicon. The semiconductor fin 301, for example, may be doped silicon (such as phosphorus-doped silicon). Material of the interlayer dielectric layer 302 may be, for example, silicon dioxide. Material of the first dummy gate may be, for example, polysilicon.
(19) In a form, as shown in
(20) In a form, as shown in
(21) It should be noted that although
(22) Optionally, as shown in
(23) It should be noted that although
(24) In a further alternative form, the first dummy gate is separated from the semiconductor fin. That is, the first dummy gate is not in contact with the inclined side surface or the upper surface of the semiconductor fin. In such a case, the step of forming the opening may include: removing the first dummy gate, so as to form the opening (the opening does not expose a part of the semiconductor fin yet); and enlarging the opening by using an etching process (for example, an isotropic dry etching process), so as to expose a part of the semiconductor fin. The enlargement process herein may increase feature size of the opening and provide relaxed process control precision, thereby facilitating the implementation of a subsequent filling process for the opening.
(25) Back to
(26)
(27) Back to
(28)
(29) In a form, planarization, for example, CMP (Chemical Mechanical Planarization), may be performed on the structure shown in
(30) A method for manufacturing a semiconductor device is provided above. The manufacturing method may be used to manufacture a resistive memory. Processing control precision may be relaxed, so that the manufacturing process of the semiconductor device becomes easier to implement. Further, the manufacturing method above does not rely on self-aligning contact process and thus avoid difficulties associated with such a process.
(31) In addition, the manufacturing method above may be implemented in the Middle-End-Of-Line (MEOL) stage during a FinFET manufacturing process. Therefore, the manufacturing method above for RRAM with FinFET is compatible with CMOS processes.
(32) In a form, as shown in
(33) In a form, the foregoing manufacturing process may further include: forming, in the interlayer dielectric layer, a gate structure located on the semiconductor fin. In one implementation, the method for forming the gate structure may include: forming, in the interlayer dielectric layer, a second dummy gate located on the semiconductor fin, where an upper surface of the second dummy gate flushes with an upper surface of the interlayer dielectric layer. In an exemplary implementation, the second dummy gate and the first dummy gate described above may be formed in the same process. The method for forming the gate structure may further include: removing the second dummy gate, so as to form an open trench exposing a part of the semiconductor fin. The method for forming the gate structure may further include: forming a gate structure in the open trench.
(34)
(35) First, as shown in
(36) In a form, as shown in
(37) In a form, the process of providing the initial structure shown in
(38) Subsequently, as shown in
(39) Subsequently, as shown in
(40) Subsequently, as shown in
(41) Subsequently, the first patterned mask layer 421 is removed.
(42) Subsequently, as shown in
(43) Subsequently, as shown in
(44) Subsequently, the manufacturing method may further include: forming, in the interlayer dielectric layer 402, a gate structure located on the semiconductor fin 401.
(45) In one implementation, the step of forming the gate structure may include: removing the second dummy gate 411, so as to form an open trench exposing a part of the semiconductor fin 401.
(46) For example, the step of removing the second dummy gate 411 may include: as shown in
(47) Subsequently, the step of forming the gate structure may further include: as shown in
(48) Subsequently, as shown in
(49) A method for manufacturing a semiconductor device according to another form of the present disclosure is provided above. This method may be used to manufacture a resistive memory based on the FinFET technology. The manufacturing method in the forms described above may help enlarge feature size during some manufacturing steps, and thus facilitates implementation of the manufacturing process and compatibility with the CMOS technology. In addition, the manufacturing method above does not rely on the self-aligning contact process and thus avoids difficulties associated with such a process.
(50) According to the manufacturing method of disclosed above, an exemplary semiconductor device is formed. For example, as shown in
(51) In a form, as shown in
(52) In a form, as shown in
(53) In a form, as shown in
(54) In a form, as shown in
(55) In a form, as shown in
(56) To avoid obscuring the idea of the present disclosure, some details generally known in the art are not described in the forms and implementations above. According to the foregoing description, a person of ordinary skill in the art understands how to implement the technical solutions disclosed herein.
(57) Some specific forms of the present disclosure are described in detail through examples. However, a person of ordinary skill in the art should understand that the foregoing examples are merely illustrative, and are not intended to limit the scope of the present disclosure. A person of ordinary skill in the art should understand that the foregoing forms may be modified without departing from the scope and spirit of the present disclosure. The scope of the present disclosure encompasses at least that defined by the appended claims.