Close butted collocated variable technology imaging arrays on a single ROIC
11705471 · 2023-07-18
Assignee
Inventors
Cpc classification
H01L2924/00014
ELECTRICITY
H01L2224/80896
ELECTRICITY
H01L2924/00014
ELECTRICITY
H01L2224/80895
ELECTRICITY
H01L2224/92143
ELECTRICITY
H01L2224/80896
ELECTRICITY
H01L24/80
ELECTRICITY
H01L2224/80895
ELECTRICITY
H01L2224/92242
ELECTRICITY
H01L2224/16146
ELECTRICITY
H01L2224/16505
ELECTRICITY
H01L27/14683
ELECTRICITY
H01L2224/83896
ELECTRICITY
H01L2224/9201
ELECTRICITY
International classification
Abstract
A semiconductor-based imaging device and method of manufacture. A direct bond hybridization (DBH) structure is formed on a top surface of a read out integrated circuit (ROIC). A silicon-based detector is bonded to the ROIC via the DBH structure. A non-silicon-based detector is bonded to the DBH structure located on the top of the ROIC using indium-based hybridization.
Claims
1. A semiconductor-based imaging device, comprising: a silicon-based support structure having a bonding surface with a first bonding location and a second bonding location; a first direct bond hybridization (DBH) structure on the bonding surface extending from the first bonding location to the second bonding location; a first detector formed on a silicon layer; a second DBH structure between the silicon layer of the first detector and the first DBH structure of the silicon-based support structure at the first bonding location; a second detector formed on a non-silicon layer; and an indium-bump layer between the non-silicon layer of the second detector and the first DBH structure of the silicon-based support structure at the second bonding location.
2. The semi-conductor based imaging device of claim 1, wherein the silicon layer of the first detector extends from the first bonding location to the second bonding location and a through silicon via extends through the silicon layer at the second bonding location, a first end of the through silicon via coupled to the DBH structure and a second end of the through silicon via coupled to the second detector using indium based hybridization.
3. The semiconductor-based imaging device of claim 1, wherein a gap between the first detector and the second detector is between about 8 microns and about 24 microns.
4. The semiconductor-based imaging device of claim 1, wherein a first Z-height of the first detector above the support structure is the same as a second Z-height of the second detector above the support structure.
5. The semiconductor-based imaging device of claim 1, wherein the first detector is a visible light band detector and the second detector is an infrared band detector.
6. The semiconductor-based imaging device of claim 1, wherein the non-silicon layer includes at least one of: (i) Mercury Cadmium Telluride; (ii) Indium Phosphide (iii) Gallium Antimonide; (iv) Indium Gallium Arsenide; (v) Indium Antimonide, and (vi) a strained layer superlattice.
7. An imaging device, comprising: a silicon-based read out integrated circuit (ROIC) having a bonding surface with a first bonding location and a second bonding location; a first direct bond hybridization (DBH) structure on the bonding surface extending from the first bonding location to the second bonding location; a first detector formed on a silicon layer, a second DBH structure between the silicon layer of the first detector and the first DBH structure of the silicon-based support structure at the first bonding location; a second detector formed on a non-silicon layer; and an indium-bump layer between the non-silicon layer of the second detector and the first DBH structure of the silicon-based support structure at the second bonding location.
8. The imaging device of claim 7, wherein the silicon layer of the first detector extends from the first bonding location to the second bonding location and a through silicon via extends through the silicon layer at the second bonding location, a first end of the through silicon via bonded to the DBH structure and a second end of the through silicon via coupled to the second detector using indium-based hybridization.
9. The imaging device of claim 7, wherein a gap between the first detector and the second detector is between about 8 microns and about 24 microns.
10. The imaging device of claim 7, wherein a first Z-height of the first detector above the ROIC is the same as a second Z-height of the second detector above the ROIC.
11. The imaging device of claim 7, wherein the first detector is a visible light band detector and the second detector is an infrared band detector.
12. The imaging device of claim 7, wherein the non-silicon layer includes at least one of: (i) Mercury Cadmium Telluride; (ii) Indium Phosphide (iii) Gallium Antimonide; (iv) Indium Gallium Arsenide; (v) Indium Antimonide, and (vi) a strained layer superlattice.
Description
BRIEF DESCRIPTION OF THE SEVERAL VIEWS OF THE DRAWINGS
(1) The subject matter which is regarded as the disclosure is particularly pointed out and distinctly claimed in the claims at the conclusion of the specification. The forgoing and other features, and advantages of the disclosure are apparent from the following detailed description taken in conjunction with the accompanying drawings in which:
(2)
(3)
(4)
(5)
DETAILED DESCRIPTION
(6)
(7) In an embodiment, the ROIC 102 is a silicon-based device, such that at least a bonding surface 112 of the ROIC 102 is made of silicon or silicon alloy (SiO2, SiNx, etc.). An interlayer dielectric 113 is formed on the bonding surface 112. The first detector 104 is a silicon-based detector. In various embodiments, the first detector 104 is formed on a silicon layer, such as a Silicon P-I-N photodiode (SiPIN) layer. The silicon layer includes a bonding surface 109. The silicon layer is bonded to the ROIC 102 at a first bonding location 120 using a direct bond hybridization (DBH) process at the bonding surface 109, as indicated by DBH structure 114. The DBH structure 114 is prepared on the bonding surface 112 of the ROIC 102, prior to either detector being attached. A detector-based DBH structure 111 is also formed on the bonding surface 109 of the silicon layer of the first detector 104. The detector-based DBH structure 111 is bonded to the DBH structure 114 at the first bonding location 120 to bond the first detector 104 to the ROIC 102. The DBH process bonds ROIC interconnects from the ROIC 102 to corresponding silicon interconnects of the first detector 104. The DBH structure 114 is between the first detector 104 and the ROIC 102 and bonds the silicon layer of the first detector 104 to the ROIC 102 through the interlayer dielectric 113 thereby providing electrical connections between first detector 104 and ROIC 102.
(8) The second detector 106 is a non-silicon-based detector. In various embodiments, the second detector 106 is formed on a non-silicon layer such as an MCT (Mercury Cadmium Telluride) layer, an Indium Phosphide layer, a Gallium Antimonide layer, an Indium Gallium Arsenide (InGaAs) layer, an Indium Antimonide (InSb) layer, etc. In various embodiments, the non-silicon layer can be in the form of a strained layer superlattice. The non-silicon layer is bonded to the ROIC 102 at a second bonding location 122 through the DBH structure 114 using an indium-based hybridization process. To bond the second detector 106, an indium bump layer 116 is formed on the DBH structure 114 at the second bonding location 122. The indium bumps are bonded to corresponding ROIC interconnects of the ROIC 102 via an indium hybridization process. Contacts for pixel connections are made on surface 111 of the non-silicon layer of the second detector 106 is then bonded to the indium bump layer 116 using a process such as flip chip bonding. The DBH structure 114 is therefore between the indium bump layer 116 and the ROIC 102.
(9) The DBH structure 114 extends from the first bonding location 120 to the second bonding location 122. The use of the DBH structure 114 for both the first detector 104 and the second detector 106 allows the first detector 104 and the second detector 106 to be placed in close proximity to each other, overcoming difficulties inherent in legacy processing which result in large spacing between detectors due to the challenge of performing indium bump photolithography processing next to an indium based hybrid. A gap 124 between the first detector 104 and the second detector 106 can be reduced to less than about 1 to 2 pixels, which each pixel is about 8 to 12 microns in length. Therefore, the gap 124 is in a range of about 8 microns to about 24 microns.
(10) In addition, due to use of DBH bonding methods, the first detector 104 is located at a first Z-height above the bonding surface 112 of the ROIC 102 and the second detector 106 is located at a second Z-height above the bonding surface 112 of the ROIC 102. Using of the DBH process on both the first detector 104 and second detector 106 reduces a difference between the first Z-height and the second Z-height in comparison to a bonding method which uses DBH to bond the first detector 104 to the ROIC 102 and indium bumps bonding to bond the second detector 106 to the ROIC 102. In various embodiment, the first Z-height can be made the same as the second Z-height. Alternatively, the second Z-height is greater than the first Z-height.
(11)
(12)
(13) An indium bump layer 306 is formed on top of the silicon layer 302 above the TSVs 304, to form an interconnect to the corresponding non-silicon interconnect of the second detector 106. A TSV 304 electrically connects an indium bump of the indium bump layer 306 to the DBH structure 114. A first end 308 of the TSV 304 is bonded to the DBH structure 114 using the DBH process. The indium bump is formed on a second end 310 of the TSV 304. The second detector 106 is then bonded to the TSV 304 using an indium bump bonding process.
(14) In an embodiment using the TSVs, 304, the gap 324 between the first detector 104 and second detector 106 can be made smaller that the gap 124 for the semiconductor-based imaging device 100 of
(15)
(16) The terminology used herein is for the purpose of describing particular embodiments only and is not intended to be limiting of the disclosure. As used herein, the singular forms “a”, “an” and “the” are intended to include the plural forms as well, unless the context clearly indicates otherwise. It will be further understood that the terms “comprises” and/or “comprising,” when used in this specification, specify the presence of stated features, integers, steps, operations, elements, and/or components, but do not preclude the presence or addition of one more other features, integers, steps, operations, element components, and/or groups thereof.
(17) The corresponding structures, materials, acts, and equivalents of all means or step plus function elements in the claims below are intended to include any structure, material, or act for performing the function in combination with other claimed elements as specifically claimed. The description of the present disclosure has been presented for purposes of illustration and description, but is not intended to be exhaustive or limited to the form as disclosed. Many modifications and variations will be apparent to those of ordinary skill in the art without departing from the scope and spirit of the disclosure. The embodiment was chosen and described in order to best explain the principles of the disclosure and the practical application, and to enable others of ordinary skill in the art to understand the disclosure for exemplary embodiments with various modifications as are suited to the particular use contemplated.
(18) While the exemplary embodiment to the disclosure has been described, it will be understood that those skilled in the art, both now and in the future, may make various improvements and enhancements which fall within the scope of the claims which follow. These claims should be construed to maintain the proper protection for the disclosure first described.