Reference generator and current source transistor based on complementary current field-effect transistor devices
10514716 ยท 2019-12-24
Assignee
Inventors
Cpc classification
G05F3/245
PHYSICS
International classification
Abstract
Existing proportional to absolute temperature (PTAT)/complementary-to-absolute-temperature (CTAT) reference voltage circuit requires a large components count and foot print, precise device matching for accuracy and unsatisfactory sensitivity error or variation to temperature and humidity. The present invention relates to a novel approach for such reference voltage circuit based on a self-biased complementary pair of n-type and p-type current field-effect transistors, which provides rail PTAT, rail CTAT and analog reference voltages.
Claims
1. A proportional to absolute temperature reference voltage circuit, comprising: a complementary pair of a n-type current field-effect transistor (NiFET) and a p-type current field-effect transistor (PiFET), each of said NiFETs and PiFETs comprises: a source terminal, a drain terminal, a gate terminal, and a diffusion terminal of a corresponding conductivity type of said each of said PiFET and NiFET, defining a source channel between said source terminal and said diffusion terminal, and a drain channel between said drain terminal and said diffusion terminal, said diffusion terminal causes changes in said diffused charge density throughout said source and drain channels, and said gate terminal is capacitively coupled to said source channel and said drain channel; wherein said gate terminal of said PiFET and said gate terminal of said NiFET are connected together to form a common gate terminal, said source terminal of said NiFET is connected to negative power supply and said source terminal of said PiFET is connected to positive power supply, and drain terminals of said NiFET and said PiFET are connected together to form an output; and wherein said common gate of said complimentary pair is connected together with said output of said complementary pair for generating a analog zero reference voltage, providing a positive rail complementary-to-absolute-temperature (or CTAT) reference voltage output at said diffusion terminal of said PiFET and a negative rail proportional-to-absolute-temperature (or PTAT) reference voltage output at said diffusion terminal of said NiFET.
2. A positive and negative current references generator, comprising a. first and second complementary pairs of a n-type current field-effect transistor (NiFET) and a p-type current field-effect transistor (PiFET), each of said NiFETs and PiFETs comprises: a diffusion terminal of a corresponding conductivity type of said each of said PiFETs and NiFETs, a source terminal, a drain terminal and a gate terminal, said drain terminal defines a source channel between said source terminal and said diffusion terminal, and a drain channel between said drain terminal and said diffusion terminal, said diffusion terminal causes changes in said diffused charge density throughout said source and drain channels, and said gate terminal capacitively coupled to said source channel and said drain channel; wherein, for each complementary pair, said gate terminal of said PiFET and said gate terminal of said NiFET are connected together to form a common gate terminal, said source terminal of said NiFET is connected to negative power supply and said source terminal of said PiFET is connected to positive power supply, and said drain terminals of said NiFET and said PiFET are connected together to form an output; wherein said common gates of said first and second complementary pairs are connected together with said output of said first complementary pair, providing a positive rail complementary-to-absolute-temperature (or CTAT) reference voltage output at said diffusion terminal of said PiFET of said first complementary pair to said diffusion terminal of said PiFET of said second complementary pair for generating said negative reference current; and providing a negative rail proportional-to-absolute-temperature (or PTAT) reference voltage output at said diffusion terminal of said NiFET of said first complementary pair to said diffusion channel of said NiFET of said second complementary pair for generating said positive reference current.
3. A stacked proportional to absolute temperature reference voltage circuit, comprising: a plurality of complementary pairs of a n-type current field-effect transistor (NiFET) and a p-type current field-effect transistor (PiFET), each of said NiFETs and PiFETs comprises: a source terminal, a drain terminal, a gate terminal, and a diffusion terminal of a corresponding conductivity type of said each of said PiFET and NiFET, defining a source channel between said source terminal and said diffusion terminal, and a drain channel between said drain terminal and said diffusion terminal, said diffusion terminal causes changes in said diffused charge density throughout said source and drain channels, and said gate terminal capacitively coupled to said source channel and said drain channel; wherein said gate terminal of said PiFET and said gate terminal of said NiFET are connected together to form a common gate terminal, and drain terminals of said NiFET and said PiFET are connected together to form an output; and wherein said common gate of said complimentary pair is connected together with said output of said complementary pair for generating a analog zero reference voltage, providing a positive rail complementary-to-absolute-temperature (or CTAT) reference voltage output at said diffusion terminal of said PiFET and a negative rail proportional-to-absolute-temperature (or PTAT) reference voltage output at said diffusion terminal of said NiFET; wherein said source terminal of said NiFET of a first one of said plurality of said complementary pairs is connected to negative power supply and said source terminal of said PiFET of said first one of said plurality of said complementary pairs is connected to positive power supply, said source terminal of said NiFET of a subsequent one of said plurality of said complementary pairs receives PTAT reference voltage output of a previous one of said plurality of said complementary pairs; said source terminal of said PiFET of said subsequent one of said plurality of said complementary pairs receives CTAT reference voltage output of said previous one of said plurality of said complementary pairs; and said common gate of said subsequent one of said plurality of said complementary pairs receives said output of said previous one of said plurality of said complementary pairs.
4. A proportional-to-absolute temperature reference voltages and complementary-to-absolute temperature reference voltages generator circuit, comprising: a. a first complementary pair of a n-type current field-effect transistor (NiFET) and a p-type current field-effect transistor (PiFET), b. a second complementary pair of NiFET and PiFET; each of said NiFETs and PiFETs comprises: i. a source terminal, a drain terminal, a gate terminal, and a diffusion terminal of a corresponding conductivity type of said each of said PiFET and NiFET, defining a source channel between said source terminal and said diffusion terminal, and a drain channel between said drain terminal and said diffusion terminal, said diffusion terminal causes changes in said diffused charge density throughout said source and drain channels, and said gate terminal is capacitively coupled to said source channel and said drain channel; wherein said drain terminals of said NiFET and said PiFET of said first complementary pair are coupled together; said drain terminals of said NiFET and said PiFET of said second complementary pair are coupled together; said source terminal of said PiFET of said first complementary pair receives a positive power supply; said source terminal of said NiFET of said second complementary pair receives a negative power supply; wherein said gate terminals of said PiFETs of said first and said second complementary pairs and said gate terminals of said NiFETs of said first and second complementary pairs are connected together to form a common gate and to receive said source terminal of said NiFET of said first complementary pair and said source terminal of said PiFET of said second complementary pair for generating a positive rail complementary-to-absolute-temperature (or CTAT) reference voltage output at said diffusion terminal of said PiFET of said first complementary pair, CTAT analog ground reference voltage output at said diffusion terminal of said NiFET of said first complementary pair, an analog ground reference voltage at said common gate, a negative rail proportional-to-absolute-temperature (or PTAT) reference voltage output at said diffusion terminal of said NiFET of said second complementary pair.
Description
BRIEF DESCRIPTION OF FIGURES
(1)
(2)
(3)
(4)
(5)
(6)
(7)
(8)
(9)
(10)
(11)
(12)
(13)
(14)
(15)
(16)
(17)
(18)
(19)
(20)
(21)
(22)
(23)
(24)
(25)
(26)
(27)
(28)
(29)
(30)
DETAILED DESCRIPTION OF THE INVENTION
(31) A MOS structure referred to herein as an iFET, where the letter i refers to a current and FET refers to a Field Effect Transistor, is the enabling element of several high performance and novel designs of the present invention. The present invention is based on the addition of a direct connection to a mid-point in a Field Effect Transistor (or FET) channel and the realization that this is a low impedance port (current port, or herein referred to as iPort) providing a bidirectional current sink/source mid-channel with a very low input impedance at a low saturation voltage, and additionally connecting reciprocal iFETs pairs of opposite conductivity type (P-type & N-type) interconnected to take advantage of their complementary nature to operate as a team and symmetry to self-bias near the midpoint between power supplies. In addition, the relative strength of the first and second channels of the iFETs can be adjusted (threshold choice, relative sizing, and doping profiles) to tailor the gain, speed, quiescent current and input impedance of such a complementary iFET (or CiFET) compound device of the present invention.
(32) The iFET, with its iPort provides an uncommon and unexpected solution to the compensation problem, and then continues to provide new or alternative solutions to other old problems, exceeding industry expectations. The advantages of operating circuits in weak inversion have long been known but, so also have the problems. The CiFET enables circuits to exploit the high gain and wider dynamic range available in weak inversion, without sacrificing superior speed performance. The CiFET compound device provides a standard active IC gain device that is superior to ordinary analog MOSETs making digital ICs host analog functionality. It is not a tradeoff.
(33) The following is a list of some of the unusual aspects of a CiFET based circuit, including, but not limited to: Operates at low power supply voltage; High gain; Extremely linear; Very high speed (wide band); Self-Biasing; Low noise; Quick recovery (DC); Uses all digital parts and processes; iPorts respond to charge (things in nature are charge based) rather than Volts across a Resistance; and iPort has wide dynamic range with constant gain in an open loop.
(34) Referring to
(35) The gate control terminal 27a or 27b operates like a conventional MOSFET insulated gate, with its high input impedance and a characteristic Trans-conductance (g.sub.m) transfer function. Typical values of (g.sub.m) for a small-signal MOSFET transistor are 1 to 30 millisiemens (1 millisiemen=1/1K-ohm) each, a measure of Trans-conductance.
(36) The iPort control terminal 21a or 21b is low impedance with respect to the source terminal 24a or 24b, and has a transfer function that looks more like beta () of a bipolar transistor, but is actually Trans-resistance (or r.sub.m), or more generally, especially at high frequencies, Trans-impedance, measured in K-ohms, where the output voltage is a consequence of an input current. Depending on the channel sizing ratio of the CiFET the typical resistance values (or values of r.sub.m) for a small-signal iFET transistor 200 are from 1K to 4M, a measure of Trans-resistance. Current input to voltage output (Trans-impedance) is the basis for the assertion that 1 A in will yield an output of 100 mV (or a gain of 100,000:1) at a large signal level, or 1 pA in will yield an output of 100 nanoV (or a gain of 100,000:1) in a low noise amplifier (or LNA) (both results from the same circuit and linear over this dynamic range).
(37) These values have been shown to remain true for a single minimum sized iFET, with inputs from 1 pico-ampere to 10 micro-amperes, using the same circuit in simulation. In 180 nm CMOS construction the noise floor limits measurements below about 10 pico-amps. iFET's can be constructed with different length to width proportions with very predictably differing results.
(38) High gain, uncharacteristic or surprising results differing from the state of the art designs, is the result of the Weak inversion characteristics of the source channel 23b of the iFET 200 operating in a highly ionized super-saturation mode of
(39) Speed in this super-saturated source channel 23b is not limited by the transit time of carriers along the channel 23b, but the high concentration of ionized charge carriers in the active channel only have to push the surrounding charge a little as charge is either added or removed from the channel 23b by means of the iPort control terminal 21b, resulting in a diffusion current which is defined by exponential relationship as has been realized when a MOSFET is operated in weak-inversion. This is in contrast to an electric field causing the charge to transit the channel, which is a square-law function of the gate control voltage. In this configuration, speed is faster than logic built from the same fundamental transistors and unhampered by the Weak inversion stage that has higher gains like bipolar transistors. As opposed to bipolar transistors, control current can go either in or out of the iPort control terminal 21b as well as operate with no iPort current, which is useful for creating a self-bias operating point.
(40) Lower noise is facilitated by the self-biased operating point. Here the potential at drain terminal 29a or 29b is the same as potential at the gate control terminal 27a or 27b, greatly reducing the pinch-off effect found in conventional analog circuit designs.
(41) The iFET 200, because of the common gate connection over the source channel 23a/23b and the drain channel 25a/25b, places a higher than expected voltage on the gate control terminal 27a/27b (or GS) of the source terminal 24a/24b or source channel 23a/23b. This higher than expected voltage is responsible for a much thicker and deeper (lower resistance highly ionized) conduction layer, allowing the majority of carriers to avoid the traps in the surface of the crystal lattice, hencemuch lower noise similar to the manner in which a junction field effect transistor (or j-FET) conduction channel is located below the surface.
(42) Trans-resistance (r.sub.m) is the dual of Trans-conductance (g.sub.m). When you look up Trans-resistance, most of the references are to inductors and capacitors, suggesting that the iFET may be useful in synthesizing inductors.
(43) The iFET works in the following ways: A low noise amplifier requires a low impedance channel. A low impedance channel is low in voltage gain while high in current gain. To establish voltage gain, a second stage, operating as a current to voltage converter, is required. A cascaded pair provides such a configuration. Biasing requirements for a cascaded pair preclude its use at low voltage unless a solution for the biasing problem is found. The iFET provides the solution to this problem through self-biasing of a complementary pair. The impedance of the channel can be designed to accommodate the impedance of the particular signal source driving it (see later section on ratio).
(44) Regarding FETs in general, carriers are attracted to the surface by the gate field, a low gate voltage creates a thin surface-layer on the channel (where the conductivity takes place) while a higher gate voltage creates a thicker under-layer. The thin layer of carriers is impeded by the non-uniform surface defects resulting in electrical noise, while a thicker layer of carriers finds a smoother path below the surface, thus reducing total electrical noise. This indicates that higher gate voltage translates to lower noise.
(45) Referring to
(46) Injection current I.sub.inj introduced into the iPort control terminal 21b increases the diffused charge (number of carriers per volume) over and in the source channel 23b, thus making the source channel 23b even more conductive. The rate of conductivity change is exponential, similar to that found in weak inversion. This exponential rate of conductivity change is due to the low voltage gradient along the source channel 23b (source terminal 24b to iPort control terminal 21b voltage gradient).
(47) The iFET exponential relationship between source channel 23b charge and gate voltage 27b provides access to log functionality, where the addition of two log functions is equivalent to multiplication. A reverse anti-log, or reverse-exponential, operation recovers the analog output through the opposing complementary iFET channel. Such exponential relationship may be used for various low noise amplifier applications. The exponential relationship is also responsible for the wider dynamic range of these iFET circuits.
(48) Again, referring to the source region in
(49) The drain channel 25a of the iFET 200 of
(50) Diffusion regions around the source region 24a of the iFET 200, operating at a low voltage, has lower voltage gain but it also has low noise. Diffusion region around the drain terminal 29a, operating at a higher voltage, provides the desired voltage gain with a minimal noise contribution, due to the drain voltage being the same as the gate voltage V.sub.g. This voltage equality is contributed by a unique biasing construct, to be explained hereinafter.
(51)
(52) Non-Inverting Nature
(53) Regarding the iPort control terminal, in the case of both the N-channel and P-channel devices, a positive current into the iPort control terminal displaces an equivalent current coming in through the drain channel, causing the drain (output) connection to move in a positive voltage directionthus the non-Inverting nature of the iPort input.
(54) The iPorts also operate as a current inverter as opposed to a conventional current mirror.
(55) Interestingly, unlike other semiconductor devices, a negative current can be extracted from the iPort, causing a drain (output) shift in the negative direction. Zero input current is also valid.
(56) Proper Bias
(57) An iFET 200 (as shown in
(58) Symmetry
(59) A P-channel device can be constructed and behaves in a similar fashion to its N-channel counterpart.
(60) It should be emphasized that while the gate input is inverted with respect to the drain, the iPort is NOT inverted.
(61) The CiFET Amplifier is the Basic Analog-in-DIGITAL Building Block:
(62) While a single iFET has interesting characteristics on its own, a complementary pair of iFETs (or CiFET) prove to be much more beneficial. Using the opposite semiconductor type iFET as a load device conveniently provides the opposing iFET its bias and in addition has the advantage of balancing out (linearizing) the inherent non-linearities of MOSFET operation. For instance, the high-gain exponential characteristics of the source channel's super-saturated operation are linearized over an extremely wide dynamic range.
(63) The resulting complementary device (the seminal CiFET cell) is arguably the highest possible power gain-bandwidth MOSFET amplifier stage possible. For instance, looking into either iPort, the super-saturated source channel input impedance is a relatively low number constant resistance. This converts any input current into a small input voltage, which calculates out to be a very high voltage gain transfer function implemented by the high number r.sub.m trans-resistance. In addition, the sub-surface operation of the super-saturated source channel may operate with the lowest noise possible for any MOS device. The drain channel also maximally operates below its surface defects for low noise. In the end it is all about signal-to-noise ratio.
(64)
(65) Referring to
(66)
(67) Referring to
(68)
(69) In many analog circuits, biasing is a problem. Using iFETs in complementary pairs (31g & 32g) as shown in
(70) In the Behavioral Model as shown in
(71) The output (V.sub.out 39f) is a low-impedance source follower common-gate FET configuration that can deliver its voltage with the necessary current to drive the following circuit.
(72) The iPort input is a constant low resistance termination (related to r.sub.m but much lower) with a constant offset voltage, CTAT Ref, PTAT Ref, of about 1 mV to 100 mV from their respective power supply rail. This offset voltage is a bandgap reference, established by the ratio of the drain channel to source channel strength.
(73) A standard CiFET compound device cell can be physically constructed and instantiated like a logic cell for designing analog. Normally this is the only active circuit component needed. Like a transistor, but the CiFET cell does everything needed for an active component.
(74) How then is the proper bias voltage produced? The simplest way of generating the bias voltage is to use iFETs in complementary pairs, NiFET 31g and PiFET 32g, creating an inverting device as shown in
(75) Since the complementary pair of iFETs 31g and 32g is self-biased, any parametric factors are auto-compensated, for changes in operating environment. Because of inherent matching between adjacent parts on an IC, the bias generator can be used to bias other iFETs nearby. The real-time self-biasing circuit corrects for parametric changes (in various forms).
(76) Each of the transistors in an inverter of the present invention acts as a dynamic load for its complement, allowing the gate voltage to be significantly higher than the traditional bias point of an analog circuit gate. With the complementary iFET compound device's higher than normal gate voltage, the source conduction channel is deep, yielding lower noise.
(77) The dominant noise source in a traditional analog circuit is related to pinch-off. Biasing the drain (or output) at the same voltage as the gate (zero differential) causes the drain conduction channel to avoid the channel pinch-off (shallow channel) phenomena usually encountered in analog circuits. Another way of stating this is: a transistor gets noisier as the drain approaches its design maximum voltage, the self-biased inverter operates its transistors at around half the design maximum voltage and the gate is at the same voltage as the drain (zero differential), therefore the self-biased inverter is MUCH quieter.
(78) The operation of the CiFET amplifier differs from the operation of a conventional analog amplifier, with its current mirror loads, in that:
(79) The Source channel has an extremely small (100 mv) voltage from source terminal to iPort control terminal while the Gate terminal is at V.sub.supply. This puts the iFET Source channel into Super-Saturation, a condition similar to weak inversion but with high Gate overdrive. Gate overdrives resulting in an unusually thick conduction layer and along with a low Source to iPort voltage resulting in that conduction layer remaining thick all the way along the channel. Notice the differences in the thickness between the conduction channel 10s in
(80) The Drain channel 25b operates with its' drain terminal 29b at Vmax, greatly reducing the pinch-off (and DIBBL) effect. This reduced pinch-off condition is further enhanced by the fact that the Gate terminal is operated at V.sub.supply (same as Vmax), meaning no potential difference between the Drain 29b and the Gate 27b.
(81) Another important aspect of the CiFET compound device is its current input that frees it from the speed robing effects of parasitic capacitance.
(82) This subtle but significant difference is one of the enabling features that makes weak inversion work and gives the complementary iFET amplifier its superior low noise, wider dynamic range, and speed advantages.
(83) MOSFETs do not make particularly good amplifiers compared to equivalent bipolar circuits. They have limited gain, they are noisy, and their high impedance makes them slow.
(84) Bipolar Diff-Amps developed to the point where the input offset is pretty good, but the move to CMOS never really delivered as good a result.
(85) It has long been known that superior performance can be had from CMOS operated in weak inversion but complications arising from high impedance, due to impractically low currents, preclude taking advantage of the superior gain (equivalent to that of bipolar transistors), dynamic range (exceeding that of bipolar transistors), and logarithmic performance (allowing numerous decades of amplification) found in weak inversion. Because of weak inversion the CiFET brings the noise benefits of majority carriers in a deep channel found in junction-FETs to the MOSFET.
(86) While a MOSFET in weak inversion, working into a current source load, delivers a logarithmic transfer function, the same MOSFET working into an anti-log load cancels the nonlinearity, yielding a perfectly linear transfer function. The CiFET amplifier is such a circuit, i.e.: log input, antilog load, perfectly linear, wide dynamic range, low noise. The low noise is a consequence of the biasing, where the source channel gate potential is unusually high and the potential across the source channel itself is maintained at near zero volts. The drain channel is a level shifter, maintaining a very low voltage on the source channel while delivering high amplitude signal swings at the output.
(87) The CiFET amplifier, implemented in a closed-loop, sample-data block delivers near perfect performance in terms of input offset because of its flying capacitor input. The CiFET amplifier, implemented in an open-loop, delivers unexpected levels of sensitivity (gain >1 million), even in the presence of high levels of background, this because of the extreme dynamic range.
(88)
(89) In the layout abstractions of
(90)
(91) Referring to
(92) Referring to
(93) Taking Advantage of the Doping Profile and Ratioing:
(94) Traditionally engineers have avoided using digital logic in an analog configuration because it was believed to be unacceptably nonlinear and was difficult to bias. Digital logic also sacrifices drive symmetry for compactness. Restoring the symmetry through proper device ratioing (3:1 p:n width) improves linearity, increases noise immunity, and maximizes dynamic range. Self-biasing solves the bias problem.
(95)
(96) In order to maintain a high intrinsic gain, the MOSFET requires a high output impedance. This is obtained through long channel lengths necessary for high r.sub.o=R.sub.out. Since g.sub.m is proportional to the W/L ratio of the MOSFET, in order to keep g.sub.m high when the channel is long, the channel must also be proportionally wider. Gain here is g.sub.mR.sub.L/R.sub.out. As the IC process shrinks, g.sub.m increases, but R.sub.out decreases faster, ruling out short channel lengths for analog. This is why as IC processes shrink analog transistors do not scale accordingly in the newest double-digit CMOS technologies. Also, it is to be noted that the analog channel current travels close to the surface under the gate where the surface defect carrier traps create the characteristic MOSFET 1/f noise.
(97)
(98)
(99) FinFETs have short nanoscale channel lengths that increase g.sub.m while lowering the drain output resistance of the bare field effect transistor. Higher g.sub.m provides better control over channel conductance, but the close proximity of the drain to the source makes them talk to each other making the output resistance low. This yields a low intrinsic gain of the MOSFET at nanoscale dimensions. Conversely the CiFET is a low output resistance device and improves with deep scaling.
(100) According to the preferred embodiment of the present invention, noise figures can be particularly optimized on front end amplifiers through proper ratioing. The iFET's electrical characteristics can be enhanced by modifying the combined and relative strength of the source and drain channels, without modifying the available IC process (without analog extensions). There are several approaches to realizing this optimization (adjusting length, width, and threshold among others).
(101) Nearly any source and drain channel size will make a functional iFET, but varying the individual iFET channel size, both relative and cumulative, increases the iFET performance depending on the objective.
(102) Fundamentally: Lower iPort impedance is achieved with a lower current density (wider) source channel as compared to the drain channel. Higher voltage gain is obtained through a higher resistance (longer) drain channel as compared to the source channel, which makes a higher output impedance looking into the drain terminal (iFET Voltage gain=Drain channel resistance/Source channel resistance). The power verses speed tradeoff is controlled by the cumulative sum of all of the channel strengths used to set the idle current through the complementary iFET amplifier. This establishes the output slew rate (or output drive capability).
(103) To be clear, the strength of the iFET channels are a function of the individual channel width and lengths, as well as their thresholds. Each of the iFET channels can have individually selected sizes and/or threshold relationships to the other channel.
(104)
(105) While iFET amplifiers can be constructed with minimum sized devices which do provide ample current at the output for very fast response and high accuracy, care must be exercised so that the complementary iFET amplifier does not pass too much current, subjecting it to mechanical failure. The physical layout requires enough contacts and metal for the required DC and transient currents.
(106) Noise Advantages:
(107) In the end, it comes down to signal-to-noise ratio. Low power supply voltage requirements in ultra-deep-sub-m IC processes limit the maximum signal swing to a much smaller number than most analog designers are used to. So with a smaller signal, the noise must be equally small in order to maintain the desired signal to noise ratio. It is imperative that noise issues be reduced. This iFET amplifier technology not only reduces noise by an amount as would be necessary, but performs far beyond expectations, delivering ultra-quiet front ends.
(108) 1/f noise in the source channel is reduced because the self-bias scheme provides a high field strength on the source channel's gate, forcing carriers in the channel to operate below the surface where there is a smoother path (fewer obstructions) than along the surface where crystal lattice defects interfere.
(109) 1/f noise in the drain channel is also low. Unlike conventional analog designs, the gate is self-biased at the half-way point between the power supply rails as is the drain, while the iPort is within 100 millivolts of the power rail. With the high electric field along the drain channel, and the gate voltage equal to the drain terminal voltage, the carriers are constrained to flow mostly below the channel surface. This keeps the drain channel out of pinched off conditions, where unwanted 1/f noise would be generated.
(110) Resistor noise is reduced because the self-bias configuration puts the complementary pair at its lowest channel resistance operating point. Resistance is caused by collisions, between carriers and the surrounding atoms in the conductor. The lower the resistance is, the fewer the collisions are.
(111) Wide band noise (white-noise) would always be an issue in high gain for high frequency circuits. While conventional designs adjust the gate voltage to establish suitable operating point(s), the designs of the present invention establish the gate voltage at the optimum point (the sweet-spot) and then adjust the load to establish the desired operating point. This approach establishes a higher quiescent current where (for reasons explained above) higher current density circuits have lower wide band noise.
(112) High common mode power supply rejection is inherent in the complementary iFET circuit of the present invention. Signals are with respect to the mid-point instead of being with respect to one of the power supply rails, (similar to an op-amp with its virtual ground). Power supply noise is from one rail to the other, equal and opposite in phase with respect to each other; thus canceling around the mid-point.
(113) Ground-Loop noise is diminished because the circuit ground is virtual (just like in many op-amp circuits), rather than ground being one or the other power supply connections. In the closed-loop case, Flying capacitors (or input voltage sampling capacitors) are employed. With flying capacitors there is no direct electrical connection between stages, so there is no common ground; virtual or otherwise. The use of differential decoupling (flying capacitors) offers transformer like isolation between stages, with the compactness of integrated circuit elements.
(114) Coupled noise from parasitic induced crosstalk increases by the square of the signal amplitude. Unintended capacitive coupling with a 1 volt signal causes a lot more trouble than with a 100 mV signal, by a factor of 100:1 (square law effect). The small voltage signals employed in the analog sections, reduce this capacitive coupled interference substantially. Nearby Digital signals will, by definition, be high amplitude (rail-to-rail). Good layout practices are still the best defense against this digital source of noise.
(115) Additional Advantages:
(116) There are a number of additional advantages. For example, bi-directional control on the iPort means that current can flow in-to as well as out of this connection; both directions having a significant control effect on overall channel current. The iPort has about five (5) orders of magnitude more dynamic control range than the gate.
(117) The iFET of the present invention yields an analog structure that is significantly faster than logic using the same MOS devices. This speed improvement is due to the fact that the complementary structure expresses its maximum gain (and highest quiescent current) at its natural self-bias point, midway between the power supplies.
(118) Since the iPort voltage does not significantly change, it is immune to the R/C time constant effects of the surrounding parasitics, thus the iPort (current) input responds faster than the gate (voltage) input.
(119) Since in most applications of the CiFET compound device of the present invention, the output voltage (drain connection point) does not vary greatly, and thus making the output immune to the R/C time constant effects of the surrounding parasitics. A logic signal is slower than analog here because logic signals have to swing from rail to rail.
(120) Drain-induced barrier lowering or (DIBL) threshold reduction is avoided in the CiFET compound device operating in the analog mode. When gain and threshold voltage is important, the drains are operating around half of the power supply voltage, thus eliminating the higher drain voltages where DIBL effects are prevalent.
(121) Bandgap reference circuits are very important to analog circuits. Analog ICs require a stable reference for critical values such as voltage, which can change with a variation of temperature. Circuit performance is wholly dependent on correct biasing, and any fluctuations can render a design incorrect or even inoperable. Therefore, reference circuits, can be used to check for changes so that the necessary corrections made to allow the circuit to perform well. The compact self-biased CiFET has been found to be a useful as proportional-to-absolute-temperature (PTAT) circuit as shown in
(122) The circuit diagram shown in
(123)
(124)
(125) In
(126)
(127) The voltage reference circuit 160 in
(128) The following CiFET, the source terminal 104Bs of NiFET Q104B receives the PTAT reference voltage generated from the iPort 104Ai of the previous NiFET 104A; the source terminal 105Bs of PiFET Q105B receives the CTAT reference voltage generated from the iPort 105Ai of the previous PiFET 105A; and the common gate 100Bcg receives the output 100Ao of the previous CiFET NiFET Q104A and PiFET Q105A. Similarly, the following CiFET NiFET Q104C and PiFET Q105C, the source terminal 104Cs of NiFET Q104C receives the PTAT reference voltage generated from the iPort 104Bi of the previous NiFET 104B; the source terminal 105Cs of PiFET Q105C receives the CTAT reference voltage generated from the iPort 105Bi of the previous PiFET 105B; and the common gate 100Ccg receives the output 100Bo of the previous CiFET NiFET Q104B and PiFET Q105B. This may further be repeated. For example, the following CiFET NiFET Q104D and PiFET Q105D, the source terminal 104Ds of NiFET Q104D receives the PTAT reference voltage generated from the iPort 104Ci of the previous NiFET 104C; the source terminal 105Ds of PiFET Q105D receives the CTAT reference voltage generated from the iPort 105Ci of the previous PiFET 105C; and the common gate 100Dcg receives the output 100Co of the previous CiFET NiFET Q104C and PiFET Q105C. Here the bias and iPort reference voltages are set by the ratioing of the W/L vales in the iFET. The circuit 160 is self-biased, compact, low power, and can operate at low supply voltages in a deep sub-m and nanoscale CMOS processes including FinFETs.
(129)
(130)
(131) a fourth output 170d generates analog ground; a fifth output 170e, which is iPort terminal P150Bb of PiFET P150B, generates complementary-to-absolute-temperature (or CTAT) analog reference voltage related to analog ground 170d; a sixth output 170f, which iPort terminal N150Bb of NiFET N150B, generates a proportional-to-absolute-temperature (or PTAT) reference voltage related to power ground (Vss); and a seventh output 170g references power ground, or negative power supply Vss.
Definitions of Terms
(132) iFET: A 4 terminal (plus body) device similar to a Field Effect Transistor but with an additional control connection that causes the device to respond to current input stimulus.
(133) source channel: A semiconductor region between iPort diffusion and the Source diffusion. Conduction in this region is enabled by an appropriate voltage on the Gate.
(134) drain channel: A semiconductor region between Drain diffusion and the iPort diffusion. Conduction in this region is enabled by an appropriate voltage on the Gate.
(135) CiFET: A single stage, complementary iFET compound device shown in
(136) super-saturation: an exponential conduction condition similar to weak inversion, but with high Gate overdrive and forced low voltage along the conduction channel.
(137) feed-forward: A technique to present a signal on an output, early on, in anticipation of the ultimate value.
(138) self-biased: Unlike fixed-bias circuits, self-biased circuits adjust to local conditions to establish an optimum operating point.
(139) dual: (of a theorem, expression, etc.) related to another by the interchange of pairs of variables, such as current and voltage as in Trans-Conductance to Trans-Resistance.
(140) trans-resistance: infrequently referred to as mutual resistance, is the dual of Trans-conductance. The term is a contraction of transfer resistance. It refers to the ratio between a change of the voltage at two output points and a related change of current through two input points, and is notated as r.sub.m:
(141)
(142) The SI unit for Trans-resistance is simply the ohm, as in resistance.
(143) For small signal alternating current, the definition is simpler:
(144)
(145) trans-impedance: similar to trans-resistance, but further includes complex variables for high frequency applications.
(146) trans-conductance is a property of certain electronic components. Conductance is the reciprocal of resistance; Trans-conductance is the ratio of the current variation at the output to the voltage variation at the input. It is written as g.sub.m. For direct current, Trans-conductance is defined as follows:
(147)
(148) For small signal alternating current, the definition is simpler:
(149)
(150) Trans-conductance is a contraction of transfer conductance. The old unit of conductance, the mho (ohm spelled backwards), was replaced by the SI unit, the Siemens, with the symbol S (1 siemens=1 ampere per volt).
(151) translinear circuit: translinear circuit is a circuit that carries out its function using the translinear principle. These are current-mode circuits that can be made using transistors that obey an exponential_current-voltage characteristicthis includes BJTs_and CMOS transistors in weak inversion.
(152) subthreshold conduction or subthreshold leakage or subthreshold drain current is the current_between the source and drain of a MOSFET when the transistor is in subthreshold region, or weak-inversion region, that is, for gate-to-source voltages below the threshold voltage. The terminology for various degrees of inversion is described in Tsividis. (Yannis Tsividis (1999). Operation and Modeling of the MOS Transistor (Second Edition ed.). New York: McGraw-Hill. p. 99. ISBN 0-07-065523-5.)
(153) Subthreshold slope: In the subthreshold region the drain current behaviorthough being controlled by the gate_terminalis similar to the exponentially increasing current of a forward biased diode. Therefore a plot of logarithmic drain current versus gate voltage with drain, source, and bulk voltages fixed will exhibit approximately log linear behavior in this MOSFET operating regime. Its slope is the subthreshold slope.
(154) Diffusion current: Diffusion current is a current_in a semiconductor_caused by the diffusion_of charge carriers (holes and/or electrons). Diffusion current can be in the same or opposite direction of a drift current, that is formed due to the electric field_in the semiconductor. At equilibrium in a p-n junction, the forward diffusion current in the depletion region is balanced with a reverse drift current, so that the net current is zero. The diffusion current and drift current together are described by the drift-diffusion equation.
(155) Drain-induced barrier lowering: Drain-induced barrier lowering or DIBL is a short-channel effect in MOSFETs referring originally to a reduction of threshold voltage_of the transistor_at higher drain voltages.
(156) As channel length decreases, the barrier .sub.B to be surmounted by an electron from the source on its way to the drain reduces.
(157) As channel length is reduced, the effects of DIBL in the subthreshold region (weak inversion) show up initially as a simple translation of the subthreshold current vs. gate bias curve with change in drain-voltage, which can be modeled as a simple change in threshold voltage with drain bias. However, at shorter lengths the slope of the current vs. gate bias curve is reduced, that is, it requires a larger change in gate bias to effect the same change in drain current. At extremely short lengths, the gate entirely fails to turn the device off. These effects cannot be modeled as a threshold adjustment.
(158) DIBL also affects the current vs. drain bias curve in the active mode, causing the current to increase with drain bias, lowering the MOSFET output resistance. This increase is additional to the normal channel length modulation effect on output resistance, and cannot always be modeled as a threshold adjustment.
(159) PSSR stands for power supply rejection ratio, defined as:
(160)
(161) where A is the gain of the circuit. Some manufacturers base PSSR on the offset voltage to the amplifier input and others base the PSSR on the voltage output as shown in the example equation.