TEMPERATURE SENSOR INTEGRATED IN A TRANSISTOR ARRAY
20230015578 · 2023-01-19
Assignee
Inventors
Cpc classification
H01L29/7838
ELECTRICITY
G01K2217/00
PHYSICS
H01L29/7803
ELECTRICITY
H01L27/0248
ELECTRICITY
International classification
Abstract
A temperature sensor integrated in a transistor array, e.g., metal-oxide-semiconductor field-effect transistor (MOSFET) array, is provided. The integrated temperature sensor may include a doped well region formed in a substrate (e.g., SiC substrate), a resistor gate formed over the doped well region, first and second sensor terminals conductively coupled to the doped well region on opposite sides of the resistor gate. The integrated temperature sensor includes a gate driver to apply a voltage to the resistor gate that affects a resistance of the doped well region below the resistor gate, and temperature analysis circuitry to determine a resistance of a conductive path passing through the doped well region, and determine a temperature associated with the transistor array.
Claims
1. A temperature sensor integrated in a transistor array, the temperature sensor comprising: a temperature sense resistor comprising: a doped well region formed in a substrate; a resistor gate formed over the doped well region and separated from the doped well region by a gate oxide; a first sensor terminal conductively coupled to the doped well region on a first side of the resistor gate; and a second sensor terminal conductively coupled to the doped well region on a second side of the resistor gate; a gate driver to apply a voltage to the resistor gate that affects a resistance of the doped well region below the resistor gate; and a temperature analysis circuitry to: determine a resistance-related value corresponding with a resistance of a conductive path passing through the doped well region; analyze a temperature associated with the transistor array based at least on the determined resistance-related value; and output a temperature-related signal based on the analyzed temperature.
2. The temperature sensor of claim 1, wherein the doped well region comprises a P-well region.
3. The temperature sensor of claim 1, wherein the resistor gate is conductively coupled to a control gate for at least one transistor cell in the transistor array.
4. The temperature sensor of claim 1, wherein the second sensor terminal is conductively coupled to a transistor source terminal for at least one transistor cell in the transistor array.
5. A transistor array, comprising: a plurality of transistors including a plurality of transistor doped well regions formed in a substrate; and a temperature sensor comprising: a temperature sense resistor comprising: a sensor doped well region formed in the substrate; a resistor gate formed over the sensor doped well region and separated from the sensor doped well region by a gate oxide; a first sensor terminal conductively coupled to the sensor doped well region on a first side of the resistor gate; and a second sensor terminal conductively coupled to the sensor doped well region on a second side of the resistor gate; a gate driver to apply a voltage to the resistor gate that affects a resistance of the sensor doped well region; and temperature analysis circuitry to: determine a resistance-related value corresponding with a resistance of a conductive path passing through the sensor doped well region; analyze a temperature associated with the transistor array based at least on the determined resistance-related value corresponding with the resistance of the conductive path passing through the doped well region; and output a temperature-related signal based on the analyzed temperature
6. The transistor array of claim 5, wherein the plurality of transistors comprises a plurality of metal-oxide-semiconductor field-effect transistors (MOSFETs).
7. The transistor array of claim 5, wherein the plurality of transistors includes a plurality of transistor gates, and wherein the resistor gate and the plurality of transistor gates are formed in a common gate layer.
8. The transistor array of claim 7, wherein the common gate layer comprises a common metal layer.
9. The transistor array of claim 5, wherein the second sensor terminal is electrically connected to a transistor source contact for at least one transistor of the plurality of transistors.
10. The transistor array of claim 9, wherein the second sensor terminal is defined by an extension of the transistor source contact.
11. The transistor array of claim 5, wherein the resistor gate is connected to a transistor gate of at least one transistor of the plurality of transistors.
12. The transistor array of claim 11, wherein the resistor gate is defined by an extension the transistor gate.
13. The transistor array of claim 5 wherein the sensor doped well region of the temperature sensor has a different dopant concentration than the transistor doped well regions of the plurality of transistors.
14. The transistor array of claim 13, wherein the sensor doped well region of the temperature sensor has a lower dopant concentration than the transistor doped well regions of the plurality of transistors.
15. A method for determining a temperature associated with transistor array using a temperature sensor integrated in the transistor array and including (a) a doped well region formed in a substrate, and (b) a resistor gate formed over the doped well region and separated from the doped well region by a gate oxide, the method comprising: applying a voltage to the resistor gate that affects a resistance of the doped well region; generating a current along a conductive path passing through the doped well region; determining a resistance-related value corresponding with a resistance of the conductive path passing through the doped well region; analyzing a temperature associated with the transistor array based at least on the determined resistance-related value corresponding with the resistance of the conductive path passing through the doped well region; and outputting a temperature-related signal based on the analyzed temperature.
16. The method of claim 15, comprising applying the voltage to the resistor gate to increase the resistance of the doped well region.
17. The method of claim 15, comprising determining the resistance of the doped well region by a temperature analysis circuitry connected to the first sensor terminal.
18. The method of claim 15, wherein: the resistor gate is connected to a transistor control gate of at least one transistor of the transistor array; and the voltage applied to the resistor gate is defined by a control gate voltage applied to the transistor control gate.
19. The method of claim 15, wherein determining the conductive path passing through the doped well region comprises: supplying a current to the first sensor terminal; determining a voltage drop between the first sensor terminal and the second sensor terminal; and determining the resistance of the conductive path based on the supplied current and the measured voltage drop.
20. The method of claim 19, wherein: the second sensor terminal is connected to a transistor source contact for at least one transistor of the transistor array; a transistor source voltage is applied to the second sensor terminal; and determining a voltage drop between the first sensor terminal and the second sensor terminal comprises measuring a first terminal voltage at the first sensor terminal and determining a difference between the first terminal voltage and the transistor source voltage.
21. The method of claim 15, wherein determining the resistance-related value comprises: applying a first terminal voltage to a first sensor terminal electrically connected to the doped well region; measuring a current through the conductive path; and determining the resistance of the conductive path based on the first terminal voltage and the measured current.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
[0031] Example aspects of the present disclosure are described below in conjunction with the figures, in which:
[0032]
[0033]
[0034]
[0035]
[0036]
[0037]
[0038]
[0039]
[0040]
[0041]
[0042]
[0043]
[0044] It should be understood the reference number for any illustrated element that appears in multiple different figures has the same meaning across the multiple figures, and the mention or discussion herein of any illustrated element in the context of any particular figure also applies to each other figure, if any, in which that same illustrated element is shown.
DETAILED DESCRIPTION
[0045] The present disclosure provides a temperature sensor integrated in a field-effect transistor (FET) array, e.g., a power MOSFET array. The integrated temperature sensor may include a temperature sense resistor including a doped well region (e.g., a p-well region) and circuitry for measuring a resistance of the doped well region and calculating a temperature associated with the transistor array based on the measured resistance. The resistance of the doped well region may be adjusted by applying a selected voltage to a control gate formed over the doped well region, for example to increase the sensitivity of the temperature sensor or to reduce the dependence of the measured resistance (and thus the calculated temperature) on the ON/OFF state of the FET array.
[0046]
[0047] As shown in
[0048] As shown in
[0049] In one example, the substrate 206 comprises an n-type SiC epitaxial region, and the doped well region 204 comprises a doped p-well region (e.g., defined by an aluminum implant) formed in the n-type SiC epitaxial substrate 206. The first and second doped well ties 214, 216 may comprise highly doped p+ regions (e.g., having a higher dopant concentration than the p-well region 204). The first sensor terminal 220, second sensor terminal 222, and resistor gate terminal 226 may each be formed from aluminum or other metal. The resistor gate 210 may be formed from n-doped polysilicon, or alternatively formed from metal (e.g., aluminum), and the resistor gate oxide 212 may comprise SiO.sub.2 including a nitrogen dopant.
[0050] The integrated circuit structure 200 may also include an n+ drain region 230, e.g., comprising sintered gold or sintered nickel silicide, formed on the backside of the substrate 206. In some examples the integrated temperature sensor 201 is operated without triggering a vertical current flow through the substrate 206 from the temperature sense resistor 202 to the drain region 230, for example by selecting sufficiently low operating voltages to avoid triggering such vertical current flow.
[0051] In some examples (e.g., as shown in
[0052] Further, in some examples (e.g., as shown in
[0053] As shown in
[0054] In some examples, e.g., as shown in
[0055] Temperature analysis circuitry 260 may also include circuitry to:
[0056] (a) determine at least one resistance-related value corresponding with the conductive path CP (see
[0057] (b) analyze a temperature associated with the temperature sense resistor 202 (e.g., corresponding with a temperature of a transistor array or area of a transistor array in which the temperature sense resistor 202 is integrated) based at least on the determined resistance-related value(s) corresponding with the resistance of the conductive path CP passing through the doped well region 204; and
[0058] (c) output a temperature-related signal S.sub.temp based on the analyzed temperature.
[0059] As used herein, a resistance-related value corresponding with the conductive path CP (passing through the doped well region 204) may refer to (a) a value representing a resistance of the conductive path CP (R.sub.CP) or (b) a value of a parameter that varies as a function of R.sub.CP, for example a voltage (in volts) associated with the conductive path CP (e.g., a difference between a voltage V.sub.T1 at the first sensor terminal 220 and a voltage V.sub.T2 at the second sensor terminal 222, i.e. a voltage drop between first sensor terminal 220 and second sensor terminal 222), or a current (amperes) associated with the conductive path CP). The resistance of the conductive path CP (R.sub.CP) includes (b) a resistance of the doped well region 204 itself (R.sub.p-well), and (b) a respective contact resistance (R.sub.contact) between the doped well region 204 and each of the first sensor terminal 220 and second sensor terminal 222, wherein the resistance components are arranged in series (i.e., additive). In some examples, the doped well region resistance (R.sub.p-well) may be much larger (e.g., by orders of magnitude) than the contact resistances (R.sub.contact), such that the contact resistances constitute a negligible component of the conductive path resistance R.sub.CP.
[0060] Resistance-related values corresponding with the conductive path CP may be measured or determined in any suitable manner using temperature analysis circuitry 260. For example, temperature analysis circuitry 260 may include circuitry to determine any of the following example resistance-related values using any of the following processes:
[0061] Example (1): resistance-related value=voltage V.sub.T1 at the first sensor terminal 220. An example process for determining the voltage at first sensor terminal 220 includes (a) passing a predetermined current I.sub.CP (e.g., 100 microamps) along the conductive path CP, e.g., by supplying the current to the first sensor terminal 220, and (b) measuring the voltage V.sub.T1 at first sensor terminal 220. Voltage V.sub.T1 may correspond with the resistance of the conductive path CP in a situation in which the voltage at second sensor terminal 222 is known, e.g., where second sensor terminal 222 is grounded or otherwise held constant.
[0062] Example (2): resistance-related value=voltage drop V.sub.T1−V.sub.T2 between the first sensor terminal 220 and second sensor terminal 222. An example process for determining the voltage drop V.sub.T1−V.sub.T2 includes (a) passing a predetermined current I.sub.CP (e.g., 100 microamps) along the conductive path CP, e.g., by supplying the current to the first sensor terminal 220, (b) measuring the voltage V.sub.T1 at first sensor terminal 220 and voltage V.sub.T2 at second sensor terminal 222, and (c) calculating the voltage drop V.sub.T1−V.sub.T2.
[0063] Example (3): resistance-related value=current I.sub.CP through conductive path CP. An example process for determining the current I.sub.CP in a situation in which the voltage at second sensor terminal 222 is known (e.g., where second sensor terminal 222 is grounded or otherwise constant and known) includes (a) apply a predetermined voltage V.sub.T1 at the first sensor terminal 220, and (b) measure the current I.sub.CP at the first sensor terminal 220. An example process for determining the current I.sub.CP in a situation in which the voltage at second sensor terminal 222 is variable or unknown (e.g., where second sensor terminal 222 is tied to a variable-voltage FET source contact) includes (a) apply a predetermined voltage V.sub.T1 at the first sensor terminal 220, (b) measure the voltage V.sub.T2 at second sensor terminal 222, and (c) measuring the current I.sub.CP at the first sensor terminal 220. In either case, the amount of current I.sub.CP may correspond with the resistance of the conductive path CP. In some examples, temperature analysis circuitry 260 selects a value of V.sub.T1 (signaled to resistor gate driver 250 via control signal Control.sub.VGR) that is sufficiently low so as to not trigger a vertical current flow through the p-n diode defined by integrated circuit structure 200. For example, in an example IC structure 200 built on SiC substrate 206 where the p-n diode is activated (turns on) by voltage above 2V, temperature analysis circuitry 260 may select a V.sub.T1 of ≤1V.
[0064] Example (4): resistance-related value=resistance R.sub.CP, i.e., the resistance across the conductive path CP. A first example process for determining resistance R.sub.CP includes (a) determine the voltage V.sub.T1 according to the process described above for Example (1); and (b) calculate resistance R.sub.CP based on the voltage V.sub.T1 and current I.sub.CP. A second example process for determining resistance R.sub.CP includes (a) determine the voltage drop V.sub.T1−V.sub.T2 according to the process described above for Example (2); and (b) calculate resistance R.sub.CP based on the voltage drop V.sub.T1−V.sub.T2 and current I.sub.CP. A third example process for determining resistance R.sub.CP includes (a) determine the current I.sub.CP according to the process described above for Example (3); and (b) calculate resistance R.sub.CP based on the current I.sub.CP and the voltage V.sub.T1 (where V.sub.T2 is constant and known) or voltage drop V.sub.T1−V.sub.T2 (where V.sub.T2 is variable or unknown).
[0065] As noted above, the resistance R.sub.CP is dependent on the temperature of the resistor 202, in particular the temperature of the doped well region 204 through which the conductive path CP passes. Thus, each resistance-related value discussed above is also temperature dependent. In some examples, temperature analysis circuitry 260 includes circuitry to analyze a resistor temperature associated with the resistor 202 based on one or more of such temperature-dependent resistance-related value(s), e.g., any one or more of the example resistance-related values discussed above in Examples (1)-(4). The resistor temperature may correspond with, or represent, a specified temperature of interest, for example an operating temperature of one or more FETs near the temperature sense resistor 202, or a temperature at a particular location or area of the relevant chip or electronic device. For example, it may be determined (e.g., through modelling or test measurements) that the temperature of interest is sufficiently similar to the temperature of temperature sense resistor 202 to consider the temperature of temperature sense resistor 202 as an effective proxy for analyzing the temperature of interest, for example determining whether the temperature of interest has exceeded a defined unsafe or hazardous temperature threshold.
[0066] As used herein, analyzing a temperature may include (a) actually calculating a resistor temperature value or (b) analyzing at least one temperature-dependent resistance-related value as a proxy for the resistor temperature (e.g., any one or more of the example resistance-related values discussed above in Examples (1)-(4)), for example by comparing at least one temperature-dependent resistance-related value to a respective threshold value corresponding with a defined temperature state (e.g., a defined overheat state).
[0067] As noted above, temperature analysis circuitry 260 may control the resistor gate voltage V.sub.GR (by controlling resistor gate driver 250 tied to gate terminal 226) to improve the performance of temperature sensor 201. For example, temperature analysis circuitry 260 may apply and control V.sub.GR for any one or more of the following purposes:
[0068] (1) Temperature analysis circuitry 260 may selectively control the gate voltage V.sub.GR to increase the absolute resistance of the doped well region 204, thus increasing the absolute resistance of the conductive path CP passing through the doped (referred to herein as the conductive path resistance, or R.sub.CP). Using the gate voltage V.sub.GR to increase the conductive path resistance R.sub.CP allows R.sub.CP to be measured using a lower sensing current (I.sub.CP) for a given sensing voltage (V.sub.T1), e.g., as compared with a prior art temperature sense resistor not including a control gate. Also, by providing a resistor gate 210 to increase the conductive path resistance R.sub.CP (by applying a gate voltage V.sub.GR), the temperature sense resistor 202 may be formed with a reduced size of the doped well region 204 in at least one direction (e.g., y-direction length), to thereby reduce the layout area needed for the temperature sense resistor 202 e.g., as compared with a prior art temperature sense resistor not including a control gate. In some examples, the gate voltage V.sub.GR is applied in the ON state of the FETs, but not in the OFF state of the FETs. The feature of controlling the gate voltage V.sub.GR to increase R.sub.CP of the doped well region 204 is discussed in more detail below with reference to Table 1.
[0069] (2) Due to the gate voltage V.sub.GR being controllable independently from the FET gate voltage V.sub.GFET, temperature analysis circuitry 260 may selectively control gate voltage V.sub.GR as a function of the FET state (e.g., ON vs OFF state) to reduce the dependence of the p-well resistance (R.sub.CP) on the present FET state. In particular, the gate voltage V.sub.GR may be controlled based on the FET state to reduce the effect of the drain bias on the temperature sense resistor 202 by using the depletion from the resistor gate 210. The feature of controlling the gate voltage V.sub.GR to reduce the dependence of R.sub.CP on the FET state is discussed in more detail below with reference to Table 2.
[0070] (3) Temperature analysis circuitry 260 may control gate voltage V.sub.GR to influence the temperature coefficient of resistance (TCR) of temperature sense resistor 202. For example, temperature analysis circuitry 260 may increase V.sub.GR, which increases the p-well resistance (R.sub.CP), which in turn increases the TCR of resistor 202.
[0071] Example methods of using a temperature sensor (e.g., temperature sensor 201) to determine resistance-related value(s) corresponding with a conductive path CP of a temperature sense resistor (e.g., temperature sense resistor 202), analyzing a temperature based on the determined resistance-related value(s), and outputting a temperature-related signal S.sub.temp based on the analyzed temperature are discussed below with reference to
[0072]
[0073] As shown in
[0074] The temperature sense resistor 202 of temperature sensor 201 is integrated in the MOSFET array 300. In particular, various structures of the temperature sense resistor 202 are formed in the same layers and/or simultaneous with various structures of the FET cells 302. For example, the doped well region 204 of temperature sense resistor 202 is formed in the same substrate 206 as FET doped well regions 304 (e.g., p-channels) of FET cells 302, and may be formed simultaneously with the doped well regions 304, i.e., using the same dopant and doping process. As another example, resistor gate 210 and resistor gate oxide 212 may be formed in the same layers (and thus from the same materials) as FET gates 310 and FET gate oxide 312, respectively.
[0075] In some examples, because the doped well region 204 is physically distinct from the FET doped well regions 304 of the FETs 302 in the array 300 (as shown in
[0076] As another example, the first and second sensor terminals 220, 222 and resistor gate terminal 226 of the temperature sense resistor 202 may formed in the same layer (and thus from the same material, e.g., aluminum) as FET source contacts 306. Further, in the example shown in
[0077]
[0078]
[0079] As shown in
[0080] The resistor gate 410 includes (a) a first resistor gate region 410a defined by a physical extension of a first FET gate 310a and (b) a second resistor gate region 410b defined by a physical extension of a second FET gate 310b. Thus, the resistor gate voltage V.sub.GR is tied is tied to the gate voltage V.sub.GFET applied to FET gates 310a and 310b (by FET gate driver 450). Further, as with the temperature sense resistor 202 discussed above, the second sensor terminal 222 is formed as a physical extension of a particular FET source contact 306, indicated at 306a, such that the second sensor terminal voltage V.sub.T2 is tied to the voltage V.sub.SFET of FET source contact 306a.
[0081] Thus, temperature sensor 401 is generally similar to temperature sensor 201 discussed above with reference to
[0082] As shown in
[0083] As shown, the doped well region 404 is physically separate from the adjacent FET doped well regions 304. In some examples, doped well region 404 may be formed with the same dopant concentration as FET doped well regions 304; for example, doped well region 404 and FET doped well regions 304 may be doped concurrently. In other examples, doped well region 404 may be formed with a different dopant concentration (e.g., a higher or lower dopant concentration) than FET doped well regions 304, e.g., by forming doped well region 404 in a separate step from FET doped well regions 304. For example, in some examples doped well region 404 may be formed with a lower dopant concentration than FET doped well regions 304, to provide a higher sheet resistance of the doped well region 404, which may provide improved temperature detection.
[0084] In the illustrated example, the first and second doped well regions 404a and 404b are separated from each other by an undoped region 420 of the substrate 206, thereby defining a ring-shaped doped well region 404, from the top view shown in
[0085] As shown in
[0086] Unlike the example temperature sensor 201 discussed above regarding
[0087] However, although not independently controllable from the FET gate voltage V.sub.GFET, the resistor gate voltage V.sub.GR (which is applied during the FET-ON state) increases the absolute resistance of the doped well region 404, and thus increases the respective resistance R.sub.CP of conductive paths CP.sub.a and CP.sub.b extending through doped well regions 404a and 404b, respectively. Using the gate voltage V.sub.GR to increase the conductive path resistance R.sub.CP allows R.sub.CP to be measured using a lower sensing current (I.sub.CP) for a given sensing voltage (V.sub.T1), e.g., as compared with a prior art temperature sense resistor not including a control gate. Also, by providing the resistor gate 410 to increase the conductive path resistance R.sub.CP, the temperature sense resistor 402 may be formed with a reduced size of the doped well region 404 in at least one direction (e.g., y-direction length), to thereby reduce the layout area needed for the temperature sense resistor 402 e.g., as compared with a prior art temperature sense resistor not including a control gate. An example scenario illustrating this feature is discussed below with reference to Table 1.
[0088]
[0089] As shown in
[0090] Next,
[0091] Similar to the example configuration shown in
[0092]
R.sub.CP=R.sub.sheet_p-well*L.sub.p-well/(W.sub.p-well*(T.sub.p-well−d1−d2))+R.sub.contact (1)
[0093] Wherein [0094] R.sub.sheet_p-well represents the p-well sheet resistance (controlled by the doping concentration); [0095] d1 represents the depletion region from the resistor gate voltage V.sub.GR (i.e., the region “depleted” of free charge); [0096] d2 represents the depletion region from the drain voltage V.sub.D; [0097] L.sub.p-well, W.sub.p-well, and T.sub.p-well represent the length, width, and thickness of the doped p-well, as shown in
[0099] According to Equation (1), the resistance R.sub.CP is dependent on the depletion regions d1 and d2; in particular, R.sub.CP increases as d1 or d2 increases. Depletion region d1 is controlled by the resistor gate voltage V.sub.GR, which may be independently controllable from, or tied to, the FET gate voltage V.sub.GFET, depending on the particular integration of the temperature sense resistor in the FET array. Depletion region d1 is proportional to the square root of V.sub.GR. Depletion region d2 is controlled by the drain voltage V.sub.D, which is applied in both the ON state and OFF state of the FET, but not in the standby (i.e., powered down) state of the FET.
[0100] As discussed above, the resistor gate voltage V.sub.GR may be selectively controlled to improve the operation of an integrated temperature sensor including a resistor having a controllable gate, as disclosed herein (e.g., temperature sensors 201 and 401 discussed above). For example, as discussed above, a resistor gate voltage V.sub.GR may be applied to the resistor gate to increase the absolute p-well resistance, R.sub.CP, which may improve resistance sensing (e.g., by allowing a reduced current I.sub.CP for a given sensing voltage V.sub.T1).
[0101] Table 1 illustrates the operation of example temperature sense resistor 202 including resistor gate 210 (see
TABLE-US-00001 TABLE 1 Using V.sub.GR to increase R.sub.CP of temperature sense resistor including a control gate, as compared with a conventional temperature sense resistor without a control gate. Temperature Sense Resistor FET Design state Bias Conditions d1 d2 R.sub.CP Temperature sense resistor ON V.sub.GFET and V.sub.D > 0 V (specified d1.fwdarw.0 d2.fwdarw.0 R.sub.no.sub.
[0102]
[0103] Further, as discussed above, for the example temperature sense resistor 202—in which the gate voltage V.sub.GR is controllable independently from the respective FET gate voltage V.sub.GFET—the resistor gate voltage V.sub.GR may be selectively controlled as a function of the current FET state, (e.g., ON or OFF) to reduce the dependence of R.sub.CP on the current FET state. For example, temperature analysis circuitry 260 may apply a first predetermined resistor gate voltage V.sub.GR_FET_ON in the ON state of the FET (“FET-ON” state), and a different second predetermined resistor gate voltage V.sub.GR_FET_OFF in the OFF state of the FET (“FET-OFF” state), wherein the difference between V.sub.GR_FET_ON and V.sub.GR_FET_OFF reduces or minimize a difference between the measured p-well resistance of resistor 202 in the FET-ON state (R.sub.CP_FET_ON) and the FET-OFF (R.sub.CP_FET_OFF).
[0104] Table 2 illustrates operation of the example temperature sense resistor 202 wherein the gate voltage V.sub.GR is controllable independently from the FET gate voltage V.sub.GFET. In particular, Table 2 shows an example in which temperature analysis circuitry 260 applies a positive resistor gate voltage V.sub.GR in the FET-ON state (V.sub.GR_FET_ON>0), but not in the OFF state of the FET (V.sub.GR_FET_OFF=0).
TABLE-US-00002 TABLE 2 Using V.sub.GR to reduce a dependence of the measured resistance on the FET state, in a temperature sense resistor including a control gate independent of the FET control gate. FET state Bias Conditions d1 d2 R.sub.CP Standby V.sub.D = V.sub.GR = 0 V d1~0 d2~0 R.sub.CP.sub.
[0105] As shown in Table 2, in the FET-OFF state, the FET drain voltage (V.sub.D) is applied, while V.sub.GR and V.sub.GFET are held at ground potential (i.e., V.sub.GR_FET_OFF=V.sub.GFET=0V), and the resulting resistor p-well resistance (R.sub.CP_FET_OFF) is greater than the resistor p-well resistance in the FET-Standby (i.e., power down) state (R.sub.CP_FET_Standby).
[0106] Further shown in Table 2, in the FET-ON state, an FET gate voltage (V.sub.GFET) is applied at a specified FET drive potential, which switches the FET to its conductive state. In addition, a specified resistor gate voltage V.sub.GR is applied (i.e., V.sub.GR_FET_ON>0) to the resistor gate 210, which brings the resulting resistor p-well resistance R.sub.CP_FET_ON closer to the FET-OFF state p-well resistance R.sub.CP_FET_OFF, as compared with applying no resistor gate voltage (i.e., V.sub.GR_FET_ON=0) and as compared with a conventional temperature sense resistor that does not include a resistor gate. In particular, the applied V.sub.GR_FET_ON may provide a net depletion region (d1+d2) in the FET-ON state that approaches the net depletion region (d1+d2) in the FET-OFF state, to thereby reduce differences in the absolute resistance value between the different states of FET operation.
[0107] In some examples, V.sub.GR_FET_OFF is zero, while V.sub.GR_FET_ON is a non-zero voltage, e.g., in the range 2V-10V. In other examples, V.sub.GR_OFF and V.sub.GR_ON are different non-zero voltages. For example, V.sub.GR_FET_OFF may be set at a first non-zero voltage, while V.sub.GR_FET_ON is set at a second voltage equal to V.sub.GR_FET_OFF plus a differential voltage in the range 2V-10V.
[0108] In some examples, the value of V.sub.GR_FET_ON may be selected such that R.sub.CP_FET_ON differs from R.sub.CP_FET_OFF by less than 15%, or less than 10%, or less than 5%, depending on the particular example. In some examples, the selected value of V.sub.GR_FET_ON that provides such result may be determined by a calibration process performed during wafer testing.
[0109] In addition, for a group of temperature sense resistors 202, for example on the same wafer on across multiple wafers, the gate voltage V.sub.GR of each temperature sense resistor 202 can be tuned to reduce fabrication-related variations in the p-well resistance (R.sub.CP) across the various temperature sense resistors 202. For example, process-related variations in the P-well ion-implant, e.g., variations in the p-well patterning, or variations in the thermal activation of the implants across a wafer or between wafer lots, may result in variations in R.sub.CP between the different temperature sense resistors 202. In some examples, the temperature analysis circuitry 260 connected to each respective temperature sense resistor 202 may determine a baseline V.sub.GR value for the respective temperature sense resistor 202 that reduces the variations in R.sub.CP across the different temperature sense resistors 202. The temperature analysis circuitry 260 connected to each respective temperature sense resistor 202 may apply the determined baseline V.sub.GR value to the respective temperature sense resistor 202 as a constant baseline voltage. The different baseline V.sub.GR values applied to the different temperature sense resistors 202 may reduce the process-related variations in R.sub.CP across the different temperature sense resistors 202, thereby improving the accuracy of the temperature analysis performed using each temperature sense resistors 202.
[0110]
[0111] Further,
[0112] Thus, based on the above, a low or reduced dopant concentration for the temperature sense resistor doped p-well region may be used to provide improved temperature analysis. For example, for the example temperature sense resistor 202, because the doped p-well region 204 is physically distinct from the FET doped p-well regions 304 of the FETs 302 in the array 300 (as shown in
[0113]
[0114]
[0115] At 1004, the temperature analysis circuitry (e.g., temperature analysis circuitry 260 of temperature sensor 202, or temperature analysis circuitry 460 of temperature sensor 402) determines at least one resistance-related value (RRV) related to the conductive path CP. As discussed above regarding
[0116] At 1006, the temperature analysis circuitry determines or otherwise analyzes a temperature associated with the FET array based on the determined resistance-related value(s). The feature of analyzing a temperature based on resistance-related value(s) is discussed above regarding
[0117] At 1008, the temperature analysis circuitry may output a temperature-related signal S.sub.temp based on the analyzed temperature. For example, the temperature analysis circuitry may transmit a signal S.sub.temp indicating temperature data to a display device, processor, or storage device (or to a contact or transmitter to send such signal S.sub.temp for receipt by a display device (to display the temperature data), a processor (e.g., to further analyze the temperature data), or a storage device (to store the temperature data).
[0118] As another example, the temperature analysis circuitry may determine a temperature-based condition or event based on the analyzed temperature (e.g., by detecting a temperature exceeding or falling below a predetermined threshold value), and transmit a signal S.sub.temp indicating the temperature-based condition or event to a display device, processor, or storage device (or to a contact or transmitter to send such signal S.sub.temp for receipt by a display device (to display an alert or other information associated with the temperature-based condition or event), a processor (e.g., to further analyze the S.sub.temp data), or a storage device (to store the S.sub.temp data).
[0119]
[0120] At 1104, the temperature analysis circuitry of the respective temperature sensor (e.g., temperature analysis circuitry 260 of temperature sensor 202, or temperature analysis circuitry 460 of temperature sensor 402) applies a predetermined current I.sub.CP along the conductive path CP passing through the temperature sense resistor doped well region. In one example, the predetermined current I.sub.CP is applied at the first sensor terminal T1.
[0121] At 1106, the temperature analysis circuitry measures a voltage V.sub.T1 at the first sensor terminal T1 and measures (or accesses) a voltage V.sub.T2 at the second sensor terminal T2. At 1108, the temperature analysis circuitry calculates a voltage drop V.sub.T1−V.sub.T2 across the resistor doped well region. Voltage V.sub.T2 at the second sensor terminal T2 may a predetermined voltage, and therefore the value need not be measured.
[0122] At 1110, the temperature analysis circuitry determines a conductive path resistance R.sub.CP based on the voltage drop V.sub.T1−V.sub.T2 and the predetermined current I.sub.CP.
[0123] At 1112, the temperature analysis circuitry determines or otherwise analyzes a temperature associated with the FET array based on the determined conductive path resistance R.sub.CP.
[0124] At 1114, the temperature analysis circuitry may output a temperature-related signal S.sub.temp based on the analyzed temperature, for example similar to step 1008 discussed above with respect to
[0125]
[0126] At 1204, the temperature analysis circuitry of the respective temperature sensor (e.g., temperature analysis circuitry 260 of temperature sensor 202, or temperature analysis circuitry 460 of temperature sensor 402) applies a predetermined voltage V.sub.T1 at the first sensor terminal T1.
[0127] At 1206, the temperature analysis circuitry measures the current I.sub.CP along the conductive path CP, e.g., using suitable circuitry connected to the first sensor terminal T1 (e.g., included in the temperature analysis circuitry). At 1208, the temperature analysis circuitry measures or otherwise determines the voltage V.sub.T2 at the second sensor terminal T2, and calculates the voltage drop V.sub.T1−V.sub.T2 across the resistor doped well region.
[0128] At 1210, the temperature analysis circuitry determines, or otherwise calculates, a conductive path resistance R.sub.CP based on the voltage drop V.sub.T1−V.sub.T2 and the current I.sub.CP. At 1212, the temperature analysis circuitry determines or otherwise analyzes a temperature associated with the FET array based on the determined conductive path resistance R.sub.CP. Finally, at 1214, the temperature analysis circuitry may output a temperature-related signal S.sub.temp based on the analyzed temperature, for example similar to step 1008 discussed above with respect to