FABRICATION OF EMBEDDED DIE PACKAGING COMPRISING LASER DRILLED VIAS
20230019052 · 2023-01-19
Inventors
- Cameron MCKNIGHT-MACNEIL (Nepean, CA)
- Abhinandan DIXIT (Kanata, CA)
- Ahmad MIZAN (Kanata, CA)
- An-Sheng CHENG (Hsinchu City, TW)
Cpc classification
H01L24/20
ELECTRICITY
B23K26/402
PERFORMING OPERATIONS; TRANSPORTING
H01L23/5389
ELECTRICITY
H01L21/486
ELECTRICITY
H01L24/19
ELECTRICITY
H01L2224/2518
ELECTRICITY
B23K26/364
PERFORMING OPERATIONS; TRANSPORTING
H01L2224/04105
ELECTRICITY
H01L23/49827
ELECTRICITY
International classification
B23K26/06
PERFORMING OPERATIONS; TRANSPORTING
B23K26/364
PERFORMING OPERATIONS; TRANSPORTING
Abstract
Embedded die packaging for semiconductor devices and methods of fabrication wherein conductive vias are provided to interconnect contact areas on the die and package interconnect areas. Before embedding, a protective masking layer is provided selectively on regions of the electrical contact areas where vias are to be formed by laser drilling. The material of the protective masking layer is selected to protect against over-drilling and/or to control absorption properties of surface of the pad metal to reduce absorption of laser energy during laser drilling of micro-vias, thereby mitigating physical damage, overheating or other potential damage to the semiconductor device. The masking layer may be resistant to surface treatment of other regions of the electrical contact areas, e.g. to increase surface roughness to promote adhesion of package dielectric.
Claims
1. A semiconductor die comprising a plurality of contact pads configured for embedded die packaging wherein conductive interconnects to said plurality of contact pads are to be provided by conductive microvias, a surface of each of said plurality of contact pads being surface treated to provide first regions and second regions having different surface characteristics, wherein said first regions are surface treated to define target areas for laser drilling of microvias, and said second regions are surface treated to promote adhesion of package dielectric.
2. The semiconductor die of claim 1, wherein said first regions have a first surface roughness and said second regions have a second surface roughness, the second surface roughness being greater than the first surface roughness.
3. An embedded die package comprising a laminated body and a die comprising a semiconductor device embedded within the laminated body, wherein: the die comprises a patterned layer of conductive metallization on a front-side of the die providing electrical contact areas of the semiconductor device; and the laminated body comprises a layer stack comprising at least one dielectric layer that embeds the die and a first conductive layer patterned to define interconnect areas; a plurality of electrically conductive micro-vias interconnecting interconnect areas of the first conductive layer and electrical contact areas of the semiconductor device; wherein a surface of the conductive metallization of said electrical contact areas of the semiconductor comprises first regions on which conductive micro-vias are formed, and second regions embedded by package dielectric, the second regions having surface characteristics different from surface characteristics of the first regions.
4. The embedded die package of claim 3, wherein a first surface roughness of said first regions is less than a second surface roughness of said second regions.
5. The embedded die package of claim 3, wherein for a specified laser wavelength range for laser drilling, an optical absorption of said first regions is less than an optical absorption of said second regions.
6. The embedded die package of claim 3, comprising: an area of a protective masking layer provided on said first regions of the surface of the electrical contact areas of the semiconductor device at a base of each micro-via.
7. The embedded die package of claim 3, comprising an area of a protective masking layer provided on said first regions surrounding a base of the conductive microvias.
8. The embedded die package of claim 3, comprising a disk of a protective masking layer provided on each of said first regions, the disk having a diameter that extends laterally of the base of the conductive microvia by an alignment tolerance for laser drilling.
9. The embedded die package of claim 6, wherein the protective masking layer comprises a material that resistant to surface treatments for roughening said second regions of the electrical contact areas.
10. The embedded die package of claim 6, wherein the protective masking layer is a polymer dielectric which is resistant to surface roughening treatments for roughening said second regions of the electrical contact areas.
11. The embedded die package of claim 10 wherein the polymer dielectric comprises a polyimide.
12. The embedded die package of claim 3, wherein an area of a protective masking layer is provided on a surface of the electrical contact areas of the semiconductor device within each micro-via.
13. The embedded die package of claim 12, wherein said area of the protective masking layer comprises a layer of gold.
14. A method of processing a semiconductor device for embedded packaging, comprising: providing a die comprising a semiconductor device, the die comprising a patterned layer of conductive metallization defining electrical contact areas of the semiconductor device; selectively providing a protective masking layer on a first region of each electrical contact areas on which a conductive microvia is to be formed by laser drilling of microvias; a diameter of said first region exceeding a diameter of microvias to be drilled by an alignment tolerance for laser drilling; surface treating second regions of the electrical contact areas to promote adhesion.
15. The method of claim 14, wherein the protective masking layer comprises a material that is resistant to said step of surface treating second regions.
16. The method of claim 14, wherein surface treating second regions to promote adhesion comprises increasing surface roughness of the second regions.
17. A method of fabrication of an embedded die package comprising a semiconductor device, comprising: providing a semiconductor device, the die comprising a patterned layer of conductive metallization defining electrical contact areas of the semiconductor device, wherein the electrical contact areas comprise first regions of the electrical contact areas where conductive microvias are to be formed having a first surface characteristic, and second regions of the electric contact areas having a second surface characteristic; embedding the die within a laminated body of the package comprising dielectric material; laser drilling microvias through the laminated body to expose said first regions of the electrical contact areas within the microvias; and providing electrically conductive material within the microvias.
18. The method of claim 17, wherein selectively providing the protective masking layer on regions of the electrical contact areas comprises providing a protective masking layer on first regions of the electrical contact areas where conductive microvias are to be formed leaves second regions of the electrical contact areas exposed; and before embedding the die within the laminated body, performing a roughening etch of said second regions of the electrical contact areas to promote adhesion of dielectric material of the laminated body to said second regions of the electrical contact areas.
19. The method of claim 17, comprising any one of: the protective masking layer is a sacrificial masking layer and wherein the protective masking layer within the microvias is removed to expose the conductive metallization of the contact pads before providing electrically conductive material within the microvias; the protective masking layer is a sacrificial masking layer and wherein the protective masking layer within the microvias is removed to expose the conductive metallization of the contact pads within the microvias, leaving a residual ring of the masking layer on the contact pads surrounding the microvias; wherein the protective masking layer within the microvias is removed by one of: laser drilling, a subsequent removal process, and a combination thereof; the protective masking layer comprises a layer of a polymer material having good adhesion to the conductive metallization of the contact areas and dielectric material of the laminated body; and the protective masking layer is an electrically conductive layer and the step of laser drilling exposes the protective masking layer within the microvias.
20. A semiconductor die comprising a plurality of contact pads configured for embedded die packaging wherein conductive interconnects to said plurality of contact pads are to be provided by conductive microvias, a surface of each of said plurality of contact pads having a surface treatment to define target areas for laser drilling of microvias.
21. The semiconductor die of claim 20, wherein the plurality of contact pads are provided by a conductive metal redistribution layer (RDL) and the surface treatment comprises a protective layer of a dielectric material.
22. The semiconductor die of claim 20, wherein the plurality of contact pads are provided by a conductive metal redistribution layer (RDL) and the surface treatment comprises a protective layer of polyimide, or other suitable dielectric material.
23. The semiconductor die of claim 20, wherein the plurality of contact pads are provided by a first conductive metal redistribution layer (RDL) and a second conductive metal redistribution layer patterned to provide an additional thickness of RDL in target areas for laser drilling.
24. The semiconductor die of claim 20, wherein the plurality of contact pads are provided by a first conductive metal redistribution layer (RDL1); a second conductive metal redistribution layer (RDL2) patterned to provide an additional thickness of RDL in target areas for laser drilling; and the surface treatment comprises a protective layer of polyimide, or other suitable dielectric material, on the additional thickness of RDL defining said target areas for laser drilling.
25. A method of processing a semiconductor device for embedded die packaging, comprising: providing a die comprising a semiconductor device, the die comprising a patterned layer of conductive metallization defining electrical contact areas of the semiconductor device; selectively providing a protective masking layer or an additional thickness of conductive metallization on at least a first region of each electrical contact area on which a conductive microvia is to be formed by laser drilling of microvias; a diameter of said first region exceeding a diameter of microvias to be drilled by an alignment tolerance for laser drilling.
26. A method as defined in claim 25, comprising surface treating at least part of the electrical contact areas to promote adhesion of package dielectric.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
[0039]
[0040]
[0041]
[0042]
[0043]
[0044]
[0045]
[0046]
[0047]
[0048]
[0049]
[0050]
[0051]
[0052]
[0053]
[0054]
[0055]
[0056]
[0057]
[0058]
[0059]
[0060]
[0061]
[0062]
[0063]
[0064]
[0065]
[0066]
[0067]
[0068]
[0069] The foregoing and other features, aspects and advantages of the present invention will become more apparent from the following detailed description, taken in conjunction with the accompanying drawings, of example embodiments of the invention, which description is by way of example only.
DETAILED DESCRIPTION
[0070]
[0071] In the example embedded die package shown
[0072] The fabrication process for this type of embedded component package is based, for example, on the AT&S ECP® or Centre Core ECP® processes, or other known industry process.
[0073] For example, referring to
[0074] The core structure may comprise one thick layer of FR4 laminate that is partially or fully cured and has an opening or cavity cut out to accommodate the GaN die, or a stack of several layers of partially cured laminate, with cut out areas for the GaN die, that can be bonded together and cured in the lamination process. The laminate layers may include a woven or non-woven glass fiber cloth and an epoxy composition which includes filler particles. The build-up layers are uncured or partially cured layers of a compatible FR4 epoxy composition.
[0075] The laminate layers of the core structure and the build-up layers are not limited to FR4 type materials, and may be any suitable laminate layers, prepreg layers or alternative build-up layers, that can be stacked and pressed in a vacuum lamination process using pressure and heat, to bond the layers, embed the GaN die, and provide a structure in which the front- and back-sides are planar surfaces. In some example embodiments, the laminate layer of the core, and the build-up layers may be fiber reinforced, e.g. contain woven or non-woven glass fiber cloth impregnated with an epoxy composition or other dielectric polymer composition, which may be referred to as pre-preg or prepreg. In other embodiments, the laminate layers or build-up layers comprise particles of dielectric filler, but do not include fibers. In other example embodiments, the build-up layers may be BUF (Build-up films) of a filled epoxy composition, or another type of filled dielectric resin composition, or a particular type of BUF referred to as Ajinomoto build-up films (ABF).
[0076] The metallization layer of the contact areas (pads) on the die may be copper or copper alloys, aluminum or aluminum alloys and/or other semiconductor foundry metals typically used for pad metal. Or, as mentioned above, a Cu RDL may be used to form large area, low inductance pads.
[0077] To promote adhesion of dielectric material to the pad metal, typically the pads a treated with an etch process such as black oxide etch or V-bond etch, as illustrated schematically in
[0078]
[0079]
[0080]
[0081] After processing, the pad metal is selectively roughened in regions surrounding the masking layer to selectively increase surface roughness of the pad metal, while the first region where a via is to be laser drilled is protected.
[0082]
[0083] In practice, the diameter (or dimensions if not a circular disc) of the masked area may be selected to be larger than the diameter of each microvia to be drilled by an alignment tolerance for laser drilling. For example, the microvias may have a diameter in a range of ˜100 μm to ˜150 μm. For ˜100 μm vias, a disc of the protective masking layer having a diameter of e.g. 1.5 times the proposed diameter of the microvia, e.g. ˜150 μm, may be provided to mask the target area for laser drilling while allowing a suitable alignment/misalignment tolerance for laser drilling of microvias.
[0084] After processing the die to selectively mask regions the contact areas where vias are to be drilled, and roughening of the surrounding pad metal, fabrication of embedded die packaging comprising a semiconductor device of a first embodiment proceeds as shown schematically in
[0085]
[0086] Laser drilling, i.e. laser etching/ablation through package material (e.g. one or more of dielectric layers), and removal of the masking layer within the via, exposes a non-roughened area of pad metal. The masking layer within the microvias may be removed during laser drilling, in a subsequent removal process, or in a combination thereof. Structurally, as illustrated schematically in
[0087] Optionally, the back-side of the die could also be selectively masked in the same way, before forming the thermal microvias. However, in practice overheating on back-side (substrate) of the die less of an issue than overheating on the front-side. That is, overheating during laser drilling of microvias on the front-side, overlying the active region of the semiconductor device, may cause damage in the active region comprising the semiconductor device. In this embodiment, since the protective masking material is removed from within the bottom of the microvias, i.e. it is sacrificial, a dielectric material may be use for the masking layer, e.g. a polyimide, which is compatible the package dielectric.
[0088] In an embedded die package of a second embodiment, a non-sacrificial protective masking layer is used to protect the regions where micro-vias are to be laser drilled. For example,
[0089] In an embedded die package of a third embodiment, the protective masking layer is which used to protect the regions where micro-vias are to be laser drilled is removed after surface treatment to selectively increase surface roughness of other regions of the pad metal. For example,
[0090]
[0091]
[0092]
[0093]
[0094]
[0095] In the embodiments described with reference to
[0096] For simplicity of illustration, in some example embodiments described in detail above, a single via is shown on each contact pad. In practice, an array of multiple conductive vias may be provided on each contact area, e.g. as shown in
[0097] In the embodiments described in detail, the masking layer for drilling of each micro-via has been described as a disc of masking material, and if the masking layer is sacrificial, a ring or area of residual masking material may remain around the base of each via. For example, the protective masking material may be left in place during embedding, or it may be removed entirely before embedding. In variants of these embodiments, the masked region or area may have any suitable shape, and the masked region may extend over a target area for laser drilling of more than one microvia.
[0098] In embedded die packaging of other embodiments, various materials may be used for the dielectric core and dielectric build up layers and conductive metal layers of the package body, and various types of metallization may be used to provide contact area or pads on the die (e.g. Cu-RDL, on-chip metallization using foundry metals such as aluminum). Depending on the materials of the package to be laser drilled to form the microvias, different types and wavelengths of lasers may be used for laser drilling. The choice of material for the protective masking layer may be sacrificial or non-sacrificial.
[0099] In the device structure of the embodiment shown in
INDUSTRIAL APPLICABILITY
[0100] Embodiments of embedded die packaging comprising laser drilled vias, and methods for their fabrication disclosed herein seek to mitigate one or more issues of laser induced damage to an embedded die during laser drilling of vias.
[0101] Methods disclosed herein allow for control of the absorption properties of the pad metal of regions of the contact areas where the laser vias are to be formed using a protective masking layer. The material of the masking layer may be sacrificial or non-sacrificial.
[0102] By selectively controlling the absorption properties of pads the largest possible process window can be presented to the packaging supplier, without requiring changes to other steps of the packaging process. For example, existing adhesion promoting roughening processes, such as chemical etching can be used when regions of the pads where vias are to be laser drilled are protected by an etch resistant masking layer during the roughening process.
[0103] Specific embodiments have been described by way of example, with reference to embedded die packaging of a die comprising power semiconductor device, having large area contact pads which are interconnected to package interconnect traces by multiple conductive microvias. The device structure and method of fabrication is more generally applicable for embedded die packaging of other semiconductor devices in which one or a plurality of conductive vias are provided to provide electrical interconnections to contact pads or contact areas of the semiconductor device and wherein the conductive vias are formed by laser drilling of vias through one or more layers of the package material to expose contact pads or contact areas of the semiconductor device, which are then filled with conductive material.
[0104] Although embodiments of the invention have been described and illustrated in detail, it is to be clearly understood that the same is by way of illustration and example only and not to be taken by way of limitation, the scope of the present invention being limited only by the appended claims.