Contact to silicon carbide semiconductor device

11557481 · 2023-01-17

Assignee

Inventors

Cpc classification

International classification

Abstract

In a silicon carbide semiconductor device in which a contact electrode is formed on a single-crystal silicon carbide semiconductor substrate, a barrier metal (titanium nitride layer) covers an interlayer insulating film in a region other than a contact hole, and a contact electrode of a predetermined electrode material is formed only in a region on the silicon carbide semiconductor substrate in the contact hole opened in the interlayer insulating film on the silicon carbide semiconductor substrate. A top of the barrier metal is covered by a metal electrode (wiring layer) and no nickel metal aggregates are present between the barrier metal and the metal electrode.

Claims

1. A method of manufacturing a silicon carbide semiconductor device in which a contact electrode is formed on a single-crystal silicon carbide semiconductor substrate, the method comprising: forming a contact hole in an interlayer insulating film formed on the silicon carbide semiconductor substrate; forming a barrier metal layer on the interlayer insulating film outside of the contact hole and on a side surface of the contact hole; forming an electrode layer of an electrode material that is a nickel alloy containing titanium in a range of 15 at % to 30 at %, on the entirety of an upper surface of the barrier metal layer and on a bottom portion of the contact hole, so as to make the electrode layer directly contact the silicon carbide semiconductor substrate; thermal annealing the silicon carbide semiconductor substrate with the electrode layer formed on the barrier metal layer under an inert gas atmosphere at a temperature that is at least 1000 degrees C. and less than 1455 degrees C., thereafter to form a contact electrode made of a nickel silicide in the bottom portion of the contact hole and scatter nickel metal aggregates, each of which has a length along a long axis in a range of 200 nm to 600 nm and a thickness in a range of 50 nm to 100 nm, in a region other than the bottom portion of the contact hole; and immersing the silicon carbide semiconductor substrate thereafter in a chemical solution in which nickel is soluble to dissolve and remove the nickel metal aggregates.

2. The method of manufacturing a silicon carbide semiconductor device according to claim 1, wherein the chemical solution includes any of nitric acid, hydrochloric acid, and sulfuric acid.

3. The method of manufacturing a silicon carbide semiconductor device according to claim 1, wherein the barrier metal layer is comprised of a nitride containing one or more of titanium, zirconium, tantalum, and tungsten.

4. The method of manufacturing a silicon carbide semiconductor device according to claim 1, further comprising forming an Al—Si alloy on the barrier metal layer as a wiring layer.

5. The method of manufacturing a silicon carbide semiconductor device according to claim 1, further comprising forming a back side electrode layer of the electrode material on a back side of the silicon carbide semiconductor substrate when the electrode layer is formed.

6. The method of manufacturing a silicon carbide semiconductor device according to claim 1, further comprising forming a metal electrode on the barrier metal layer after the nickel metal aggregates are dissolved and removed.

Description

BRIEF DESCRIPTION OF THE DRAWINGS

(1) FIGS. 1, 2, 3, 4, and 5 are cross-sectional views of manufacturing processes of a silicon carbide semiconductor device according to an embodiment; and

(2) FIG. 6 is a cross-sectional view depicting an example of a semiconductor device having a planar MOS gate structure as an example of application of the present invention.

DETAILED DESCRIPTION OF THE INVENTION

(3) An embodiment of the present invention will be described in detail with reference to the accompanying drawings. Herein, pure nickel is used as the material of the contact electrode and titanium nitride is used as the material of the barrier metal.

(4) FIGS. 1, 2, 3, 4, and 5 are cross-sectional views of manufacturing processes of a silicon carbide semiconductor device according to the embodiment. FIGS. 1 to 5 show schematic diagrams of a surface structure formed on the n-type silicon carbide substrate 1, as viewed from a cross-sectional direction at each manufacturing process. Further, steps 1 to step 5 correspond to the numbers of FIGS. 1 to 5, respectively.

(5) <Step 1>

(6) FIG. 1 depicts a state in which a device structure is formed on the n-type silicon carbide substrate 1 and a contact hole 5 is formed directly on a high-concentration ion implantation region. As depicted in FIG. 1, on the single crystal n-type silicon carbide substrate 1 cleaned by a method such as chemical solution cleaning, plasma etching, etc., after an n-type drift layer 2 and a high-concentration ion implantation region 3 are sequentially formed and sealed by an interlayer insulating film 4, the contact hole 5 is opened directly on the high-concentration ion implantation region 3. Techniques of pattern formation, mask alignment, etc. are obvious and description and depiction thereof will be omitted.

(7) <Step 2>

(8) FIG. 2 depicts a state in which a titanium nitride layer 6 is formed on regions other than the contact hole 5, including side walls of the contact hole 5. As depicted in FIG. 2, a region (including the surface of the interlayer insulating film 4) farther outward than the contact hole 5 and including the side walls of the contact hole 5 are protected by the titanium nitride layer 6 suitable as a barrier metal. The region in the contact hole 5 is opened by a technique such as dry etching and the high-concentration ion implantation region 3 is exposed. Similar to step 1, description and depiction of techniques of pattern formation, mask alignment, etc. are omitted herein. As the barrier metal, other than titanium, a nitride that includes one or more of zirconium, tantalum, and tungsten is assumed.

(9) <Step 3>

(10) FIG. 3 depicts a state in which a nickel layer 7 is deposited on the entire region of the surface structure. As depicted in FIG. 3, the nickel layer 7 is deposited on the entire region of the surface structure, including the surfaces of the contact hole 5 and the titanium nitride layer 6. As a technique of depositing the nickel layer 7, vapor deposition, sputtering, etc. may be used; in particular, sputtering is excellent for film thickness uniformity and is therefore, suitable. As the nickel layer 7, without limitation to pure nickel, for example, with an aim at suppressing the generation of free carbon, a nickel alloy mixed with about 15 to 30 at % titanium may be used.

(11) Although not depicted, in the case of a vertical-type semiconductor element, since a contact electrode is also required on the substrate rear surface side, similar to the front surface side, a metal such as nickel is also deposited on the rear surface side of the n-type silicon carbide substrate 1 at this stage.

(12) <Step 4>

(13) The n-type silicon carbide substrate 1 having the surface structure formed up to step 3 is placed in an annealing furnace and thermal annealing is performed in an inert gas atmosphere such as argon, nitrogen, etc. Consequent to this annealing, inside the contact hole 5, the nickel layer 7 and the silicon included in the silicon carbide react, forming a nickel silicide layer (contact electrode) 8.

(14) Meanwhile, outside the contact hole 5, since the nickel layer 7 is separated from the interlayer insulating film 4 by the titanium nitride layer 6, a silicide is not formed. However, even when thermal annealing is performed at about 1000 degrees C., which is less than the actual melting point (1455 degrees C.) of nickel, fluidization of the nickel occurs directly on the titanium nitride layer 6 and the state changes to one in which nickel-containing metal aggregates 9 are scattered about.

(15) FIG. 4 depicts a state in which thermal annealing is performed whereby the nickel silicide layer 8 is formed inside the contact hole 5, and the nickel-containing metal aggregates 9 are scattered in regions other than the contact hole 5. As depicted in FIG. 4, although the size of the nickel-containing metal aggregates 9 varies to some extent depending on thermal annealing conditions, the presence of differences in levels on a macroscopic scale of the surface structure, etc., the nickel-containing metal aggregates 9 have a granular shape having a long axis of about 200 to 600 nm and a thickness of about 50 to 100 nm. Further, intervals between aggregates are substantially the same as the long axes of the aggregates themselves.

(16) <Step 5>

(17) Next, after the thermal annealing, the n-type silicon carbide substrate 1 is immersed in a chemical solution including one of nitric acid, hydrochloric acid, and sulfuric acid. Provided that the chemical solution is capable of dissolving nickel, no limitation is particularly provided other than the components above. However, from the perspective of common-use of the processing tank, a solution of phosphoric acid/nitric acid or phosphoric acid/nitric acid/acetic acid used in Al—Si alloy patterning is suitable.

(18) FIG. 5 depicts a state directly after wet etching is performed using a chemical solution including one of nitric acid, hydrochloric acid, and sulfuric acid and only nickel-containing metal aggregates are removed. As depicted in FIG. 5, by processing of immersing the n-type silicon carbide substrate 1 in a chemical, the nickel silicide layer 8 substantially does not react; however, the nickel-containing metal aggregates 9 existing directly on the titanium nitride layer 6 are promptly dissolved and removed. As a result, the flatness on a microscopic scale of the surface structure may be restored to the same level directly after the titanium nitride layer 6 is deposited at step 2.

(19) In a conventional contact electrode formation process, 1) a technique of removing residual nickel and the outermost layer of the interlayer insulating film, after thermal annealing, or 2) a technique of concurrent use of a barrier metal such as titanium nitride is taken. Nonetheless, with the technique of 1), the interlayer insulating film 4 cannot be made thin; and in the technique of 2), the nickel-containing metal aggregates 9 are scattered on the barrier metal (the titanium nitride layer 6) in large numbers. In either case, when an Al—Si alloy is deposited as a wiring layer (metal electrode), a problem arises in that abnormal crystal grain growth and/or the generation of voids may occur.

(20) On the contrary, in the contact electrode formation by the present embodiment described above, a self-aligned process is realized while suppressing the thickness of the interlayer insulating film 4 and the removal of the nickel-containing metal aggregates 9 to restore the flatness of the surface structure of the barrier metal becomes possible.

(21) In FIG. 5, the nickel silicide layer 8 is formed on the silicon carbide substrate (the n-type drift layer 2) only in the contact hole 5. The top of the interlayer insulating film 4 is covered by a metal electrode 10 of an Al—Si alloy or the like, via the titanium nitride layer 6. Furthermore, an electrode formed by nickel silicide is provided on the silicon carbide substrate (the n-type drift layer 2) only at a region inside the contact hole 5. In regions other than the contact hole 5, including the side walls of the contact hole 5, the interlayer insulating film 4 is covered by a barrier metal (the titanium nitride layer 6), a top of the barrier metal is covered by a metal electrode, and the nickel-containing metal aggregates 9 are not present between the barrier metal and the metal electrode. That is, a boundary between the barrier metal layer (titanium nitride layer 6) and the wiring layer 10 is free of aggregates of nickel metal.

(22) From the state depicted in FIG. 5 and thereafter, various element structures may be configured on the silicon carbide substrate 1 and in the silicon carbide semiconductor device having these various element structures, the flatness of the surface structures on the barrier metal may be maintained. As a result, for example, when an Al—Si alloy is deposited on the barrier metal as a wiring layer (metal electrode) 10, the reliability of the semiconductor element may be improved without the occurrence of abnormal crystal grain growth or the generation of voids.

(23) FIG. 6 is a cross-sectional view depicting an example of a semiconductor device having a planar MOS gate structure as an example of application of the present invention. The example depicted in FIG. 6 is a vertical-type MOSFET in which an n-type epitaxial layer 32 is formed on a front surface of an n.sup.+-type silicon carbide substrate 31. An impurity concentration of the n-type epitaxial layer 32 is lower than that of the n.sup.+-type silicon carbide substrate 31. In the n-type epitaxial layer 32, plural p-type regions 36 are selectively formed. The p-type regions 36 are exposed on an opposite side of the n-type epitaxial layer 32 with respect to an n.sup.+-type silicon carbide substrate 31 side thereof.

(24) Across the surfaces of the p-type regions 36 and the n-type epitaxial layer 32, a p-type SiC layer 37 having a lower concentration than the p-type regions 36 is formed. In the p-type SiC layer 37 on the n-type epitaxial layer 32 where the p-type regions 36 are not formed, an n-type region 33 is formed that passes through the p-type SiC layer 37 in a depth direction and reaches the n-type epitaxial layer 32. The n-type epitaxial layer 32 and the n-type region 33 are an n-type drift region. An impurity concentration of the n-type region 33 may be preferably higher than the n-type epitaxial layer 32.

(25) In the p-type SiC layer 37, an n.sup.+-type source region 34 and a p.sup.+-type contact region 35 are formed so as to contact each other. The n.sup.+-type source region 34 and the p.sup.+-type contact region 35 are exposed on an opposite side of the p-type SiC layer 37 with respect to a p-type region 36 side thereof. The n.sup.+-type source region 34 is formed away from the n-type region 33. The p.sup.+-type contact region 35 is positioned on an opposite side of the n.sup.+-type source region 34 with respect to an n-type region 33 side thereof. An impurity concentration of the p.sup.+-type contact region 35 is higher than that of the p-type SiC layer 37.

(26) Portions of the p-type SiC layer 37 excluding the n.sup.+-type source region 34, the p.sup.+-type contact region 35, and the n-type region 33 form p-type base regions together with the p-type regions 36. On the surfaces of the n.sup.+-type source region 34 and the p.sup.+-type contact region 35, a source electrode 38 is formed. A gate electrode 13 is formed on the surfaces of the p-type SiC layer 37 and the n-type region 33 between adjacent n.sup.+-type source regions 34, via a gate insulating film 12. The gate electrode 13 is electrically insulated from the source electrode 38 by a non-depicted interlayer insulating film. Further, on a rear surface of the n.sup.+-type silicon carbide substrate 31, a drain electrode 39 contacting the n.sup.+-type silicon carbide substrate 31 is formed.

(27) In the semiconductor device having the planar MOS gate structure depicted in FIG. 6, a contact hole is formed in the source electrode 38 portion formed of Ni, etc. contacting the n.sup.+-type source region 34 and the p.sup.+-type contact region 35, and the interlayer insulating film is provided on a side portion of the source electrode 38. Further, in regions other than the contact hole, including the side walls of the contact hole, an interlayer insulating film is covered by a barrier metal (the titanium nitride layer 6), a top of the barrier metal is covered by a metal electrode, and the nickel-containing metal aggregates 9 are not present between the barrier metal and the metal electrode.

(28) In addition to vertical-type MOSFET element structures, the present invention is similarly applicable to various types of semiconductor devices such as horizontal-type MOSFETs and the like.

(29) According to the embodiment, after an ohmic junction is formed on a silicon carbide substrate by thermal annealing, the silicon carbide substrate is immersed in a chemical solution of phosphoric acid/nitric acid/acetic acid or the like, and nickel-containing metal aggregates remaining on the barrier metal are removed. Here, the nickel-containing metal aggregates alone may be removed, without the nickel silicide formed inside the contact hole dissolving in the chemical solution above. As a result, with the contact electrode remaining as is, the flatness of the surface structure may be restored.

(30) However, when the interlayer insulating film is thin, the reaction amount with nickel is no longer negligible and in the worst case, an abnormality (spike phenomenon) occurs where the nickel penetrates through to the silicon carbide region. Therefore, when suppressing the thickness of the interlayer insulating film to a constant value or less is difficult and unevenness of a gate electrode, etc. is present in an element structure, a tendency for differences in levels on a macroscopic scale (roughly, a height of 300 nm more) of the interlayer insulating film to become accentuated is unavoidable. When an Al—Si alloy or the like is deposited as a wiring layer, such a difference in levels brings about abnormal crystal grain growth and the generation of voids, related to decreased reliability of the semiconductor element.

(31) On the contrary, in preventing the spike phenomenon above while suppressing the thickness of the interlayer insulating film, concurrent use of a barrier metal such as titanium nitride and the like is effective. Concerning this point, the inventor actually tried to produce an element structure and even when the annealing temperature was less than the actual melting point (1455 degrees C.) of nickel, nickel-containing metal that could not react with the silicon carbide in the contact hole became fluidized directly on the barrier metal.

(32) When the fluidization of the nickel-containing metal is scattered across the entire region on the barrier metal, countless grain-shaped aggregates having a long axis of about 200 to 600 nm and a thickness of about 50 to 100 nm are generated and the flatness of the surface structure degrades. Further, a new problem was confirmed in that when an Al—Si alloy or the like is deposited as a wiring layer, abnormal crystal grain growth and/or the generation of voids is brought about and reliability of the semiconductor element decreases.

(33) This problem is thought to be caused by the nickel placed in a high-temperature environment taking in titanium included in the barrier metal whereby melting-point depression occurs. Further, when the nickel-containing metal aggregates are scattered across the entire region on the barrier metal, in addition to the differences in levels on a macroscopic scale, the flatness of on a microscopic scale (roughly, a height of about 100 nm or less) degrades and when an Al—Si alloy or the like is deposited, abnormal crystal grain growth and/or the generation of voids results.

(34) According to the present invention, after an ohmic junction is formed by thermal annealing on a silicon carbide substrate, the silicon carbide substrate is immersed in a chemical solution of phosphoric acid/nitric acid/acetic acid, and nickel-containing metal aggregates remaining on the barrier metal are removed. Here, the nickel-containing metal aggregates alone may be removed, without the nickel silicide formed inside the contact hole dissolving in the chemical solution above. As a result, with the contact electrode remaining as is, the flatness of the surface structure may be restored.

(35) According to the present invention, no fine aggregates of nickel are present on the barrier metal and the flatness of the barrier metal may be improved.

(36) As described, the silicon carbide semiconductor device and the method of manufacturing a silicon carbide semiconductor device according to the present invention are useful for silicon carbide semiconductor devices that use silicon carbide as a semiconductor material.

(37) Although the invention has been described with respect to a specific embodiment for a complete and clear disclosure, the appended claims are not to be thus limited but are to be construed as embodying all modifications and alternative constructions that may occur to one skilled in the art which fairly fall within the basic teaching herein set forth.