Control of switches in a variable impedance element
10476502 ยท 2019-11-12
Assignee
Inventors
Cpc classification
H03F2203/45528
ELECTRICITY
H03F3/2175
ELECTRICITY
H03G1/0088
ELECTRICITY
H03K19/09429
ELECTRICITY
H03F1/0277
ELECTRICITY
H03F2200/321
ELECTRICITY
International classification
H03K19/00
ELECTRICITY
H03F1/02
ELECTRICITY
Abstract
In accordance with embodiments of the present disclosure, a system may include a buffer and a switch coupled between the buffer and a voltage supply such that the switch controls a varying voltage at a varying voltage node coupled to the buffer.
Claims
1. A system, comprising: an impedance selector; a first switch coupled between the impedance selector and a voltage supply; and a second switch coupled between the impedance selector and the voltage supply, such that the first switch and the second switch control a varying voltage at a varying voltage node coupled to an output of the impedance selector.
2. The system of claim 1, wherein the impedance selector comprises: a first buffer; and a second buffer; such that: the first switch is coupled between the first buffer and the voltage supply; the second switch is coupled between the second buffer and the voltage supply; and the first switch and the second switch control a varying voltage at a varying voltage node coupled to an output of the first buffer and an output of the second buffer.
3. The system of claim 2, further comprising a plurality of impedance elements coupled between an output of the first buffer and the varying voltage node, wherein at least one of the plurality of impedance elements is coupled between the output of the first buffer and the output of the second buffer.
4. The system of claim 2, wherein the first buffer and the first switch are implemented as a first tri-state buffer and the second buffer and the second switch are implemented as a second tri-state buffer.
5. The system of claim 4, wherein for each of the first tri-state buffer and the second tri-state buffer: the respective buffer of the respective tri-state buffer comprises an inverter comprising a p-type field effect transistor in series with an n-type field effect transistor and is configured to generate the varying voltage as a function of an input signal when the respective tri-state buffer is enabled; and the respective switch of the respective tri-state buffer comprises a second n-type field effect transistor coupled in series between the p-type field effect transistor and the voltage supply such that a cathode of a body diode of the second n-type field effect transistor and a cathode of a body diode of the p-type field effect transistor share a common electrical node.
6. The system of claim 5, wherein the second n-type field effect transistor is configured to selectively enable and disable the respective tri-state buffer responsive to an enable signal received at a gate of the second n-type field effect transistor, such that the varying voltage is a function of the input signal when the respective tri-state buffer is enabled and such that the second n-type field effect transistor is disabled and the signal output is placed in a high-impedance state when the respective tri-state buffer is disabled.
7. The system of claim 1, wherein a supply voltage of the voltage supply is substantially constant.
8. The system of claim 1, wherein a switch voltage between a gate terminal and a non-gate terminal of at least one of the first switch and the second switch is limited to a predetermined magnitude.
9. A method, comprising: coupling a first switch between an impedance selector and the voltage supply; and coupling a second switch between the impedance selector and the voltage supply, such that the first switch and the second switch control a varying voltage at a varying voltage node coupled to an output of the impedance selector.
10. The method of claim 9, further comprising implementing the impedance selector such that the impedance selector comprises: a first buffer; and a second buffer; such that: the first switch is coupled between the first buffer and the voltage supply; the second switch is coupled between the second buffer and the voltage supply; and the first switch and the second switch control a varying voltage at a varying voltage node coupled to an output of the first buffer and an output of the second buffer.
11. The method of claim 10, further comprising coupling a plurality of impedance elements between an output of the first buffer and the varying voltage node, wherein at least one of the plurality of impedance elements is coupled between the output of the first buffer and the output of the second buffer.
12. The method of claim 10, further comprising implementing the first buffer and the first switch as a first tri-state buffer and implementing the second buffer and the second switch s a second tri-state buffer.
13. The method of claim 12, wherein for each of the first tri-state buffer and the second tri-state buffer: the respective buffer of the respective tri-state buffer comprises an inverter comprising a p-type field effect transistor in series with an n-type field effect transistor and is configured to generate the varying voltage as a function of an input signal when the respective tri-state buffer is enabled; and the respective switch of the respective tri-state buffer comprises a second n-type field effect transistor coupled in series between the p-type field effect transistor and the voltage supply such that a cathode of a body diode of the second n-type field effect transistor and a cathode of a body diode of the p-type field effect transistor share a common electrical node.
14. The method of claim 13, wherein the second n-type field effect transistor is configured to selectively enable and disable the respective tri-state buffer responsive to an enable signal received at a gate of the second n-type field effect transistor, such that the varying voltage is a function of the input signal when the respective tri-state buffer is enabled and such that the second n-type field effect transistor is disabled and the signal output is placed in a high-impedance state when the respective tri-state buffer is disabled.
15. The method of claim 9, wherein a supply voltage of the voltage supply is substantially constant.
16. The method of claim 9, wherein a switch voltage between a gate terminal and a non-gate terminal of at least one of the first switch and the second switch is limited to a predetermined magnitude.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
(1) A more complete understanding of the present embodiments and advantages thereof may be acquired by referring to the following description taken in conjunction with the accompanying drawings, in which like reference numbers indicate like features, and wherein:
(2)
(3)
(4)
(5)
DETAILED DESCRIPTION
(6) In accordance with embodiments of the present disclosure, an integrated circuit for use in an audio device, such as a personal audio device (e.g., mobile telephone, portable music player, tablet computer, personal digital assistant, etc.), may include a signal path having a digital path portion (e.g., an audio compressor) and an analog path portion (e.g., an audio expander). The analog path portion may include a TCFC amplifier to receive an analog signal generated by the digital path portion and apply a gain to the analog signal to generate an output signal, wherein said output signal may be communicated to a loudspeaker for playback and/or to other circuitry for processing.
(7) The integrated circuit described above may be used in any suitable system, device, or apparatus, including without limitation, a personal audio device.
(8)
(9) DAC 14 may supply intermediate analog signal V.sub.IN to an amplifier 16 which may amplify or attenuate audio input signal V.sub.IN in conformity with a gain to provide an audio output signal V.sub.OUT, which may operate a speaker, headphone transducer, a line level signal output, and/or other suitable output. Amplifier 16 may comprise an operational amplifier 22, input resistors 28, and feedback resistors 30 coupled together as shown in
(10) As shown in
(11)
(12)
(13) Speaking in general terms, this disclosure describes a system including an impedance selector (e.g., impedance selector 31), a first switch (e.g., a switch 48 of a first buffer 34) coupled between the impedance selector and a voltage supply, and a second switch coupled between the impedance selector and the voltage supply (e.g., a switch 48 of a second buffer 34), such that the first switch and the second switch control a varying voltage at a varying voltage node (e.g., one of the input terminals of operational amplifier 22) coupled to an output of the impedance selector. Such impedance selector may include a first buffer (e.g., a first buffer 34) and a second buffer (e.g., a second buffer 34) such that the first switch (e.g., a switch 48 of the first buffer 34) is coupled between the first buffer and the voltage supply, the second switch is coupled between the second buffer and the voltage supply (e.g., a switch 48 of the second buffer 34), and the first switch and the second switch control a varying voltage at a varying voltage node coupled to an output of the first buffer and an output the second buffer. The system may also include a plurality of impedance elements (e.g., resistors 38) coupled between the first buffer and the varying voltage node, wherein at least one of the plurality of impedance elements is coupled between the output of the first buffer and the output the second voltage. As shown in
(14) Also as shown in
(15) In some embodiments, a supply voltage V.sub.SUPPLY of the voltage supply may be substantially constant. In these and other embodiments, a switch voltage between a gate terminal and a non-gate terminal of at least one of the first switch (e.g., a switch 48 of a first buffer 34) and the second switch (e.g., a switch 48 of a second buffer 34) is limited to a predetermined magnitude.
(16) Although the tri-state buffer and tri-state buffer controlled variable resistor has been described above as being used in an amplifier, it is noted that the tri-state buffer and/or tri-state buffer controlled variable resistor may be used in any other suitable electrical or electronic system.
(17) This disclosure encompasses all changes, substitutions, variations, alterations, and modifications to the exemplary embodiments herein that a person having ordinary skill in the art would comprehend. Similarly, where appropriate, the appended claims encompass all changes, substitutions, variations, alterations, and modifications to the exemplary embodiments herein that a person having ordinary skill in the art would comprehend. Moreover, reference in the appended claims to an apparatus or system or a component of an apparatus or system being adapted to, arranged to, capable of, configured to, enabled to, operable to, or operative to perform a particular function encompasses that apparatus, system, or component, whether or not it or that particular function is activated, turned on, or unlocked, as long as that apparatus, system, or component is so adapted, arranged, capable, configured, enabled, operable, or operative.
(18) All examples and conditional language recited herein are intended for pedagogical objects to aid the reader in understanding the invention and the concepts contributed by the inventor to furthering the art, and are construed as being without limitation to such specifically recited examples and conditions. Although embodiments of the present inventions have been described in detail, it should be understood that various changes, substitutions, and alterations could be made hereto without departing from the spirit and scope of the disclosure.