ELECTRICAL ISOLATION IN PHOTONIC INTEGRATED CIRCUITS
20190324300 · 2019-10-24
Inventors
Cpc classification
H01S5/0262
ELECTRICITY
H01S5/026
ELECTRICITY
H01L21/76237
ELECTRICITY
G02F2203/70
PHYSICS
H01S5/50
ELECTRICITY
H01S5/343
ELECTRICITY
International classification
G02F1/017
PHYSICS
H01L21/762
ELECTRICITY
H01S5/02
ELECTRICITY
H01S5/343
ELECTRICITY
H01S5/026
ELECTRICITY
Abstract
A method of providing electrical isolation between subsections in a waveguide structure for a photonic integrated device, the structure comprising a substrate, a buffer layer and a core layer, the buffer layer being located between the substrate and the core and comprising a dopant of a first type, the first type being either n-type or p- type, the method comprising the steps of prior to adding any layer to a side of the core layer opposite to the buffer layer: selecting at least one area to be an electrical isolation region, applying a dielectric mask to a surface of the core layer opposite to the buffer layer, with a window in the mask exposing an area of the surface corresponding to the selected electrical isolation region, implementing diffusion of a dopant of a second type, the second type being of opposite polarity to the first type, and allowing the dopant of the second type to penetrate to the substrate to form a blocking junction.
Claims
1-28. (canceled)
29. A method of providing electrical isolation between subsections in a waveguide structure for a photonic integrated device, wherein the waveguide structure comprises a substrate, a buffer layer on the substrate, and a core layer on the buffer layer, the buffer layer comprises a dopant of a first type being n-type or p-type, and the method comprises: diffusing, prior to adding any layer above the core layer, a dopant of a second type into the structure, the second type being of opposite polarity to the first type; and allowing the dopant of the second type to penetrate through the buffer layer to the substrate to form a blocking junction.
30. The method of claim 29, wherein diffusing the dopant into the structure comprises: selecting at least one area to be an electrical isolation region; and applying a dielectric mask to an upper surface of the core layer, wherein a window in the dielectric mask exposes an area of the upper surface corresponding to the electrical isolation region.
31. The method of claim 29, further comprising: removing dopant from the core layer by etching and re-growing at least a portion of the core layer.
32. The method of claim 29, further comprising: adding an overgrowth layer with the dopant of the second type on top of the core layer.
33. The method of claim 32, further comprising: creating an isolation region in the overgrowth layer by Helium implantation.
34. The method of claim 29, wherein the dopant of the first type is n-type dopant and the dopant of the second type is p-type dopant.
35. The method of claim 34, wherein the dopant of the second type is zinc or magnesium.
36. The method of claim 29, wherein the waveguide structure comprises a diffusion barrier layer located between the substrate and the buffer layer or within the buffer layer.
37. The method of claim 36, wherein the buffer layer comprises: a first sublayer, adjacent the substrate, which comprises the diffusion barrier layer, and a second sublayer, between the first sublayer and the core layer, which does not have a diffusion barrier layer.
38. The method of claim 36, wherein the buffer layer comprises: a first sublayer, adjacent the substrate, which has no diffusion barrier, a second sublayer, adjacent the core, which has no diffusion barrier, and a third sublayer, between the first sublayer and the second sublayer, which comprises a diffusion barrier.
39. The method of claim 38, wherein the first sublayer is thinner than the second sublayer.
40. A waveguide structure for a photonic integrated circuit comprising: a substrate; a buffer layer comprising a dopant of a first type; a core layer, wherein the buffer layer is located between the substrate and the core layer; and at least one electrical isolation region comprising a first isolation region within the buffer layer and a dopant of a second type diffused into the first region, wherein the dopant of the first type and the dopant of the second type are of opposite polarities.
41. The waveguide structure of claim 40, further comprising: an overgrowth layer, above the core layer, comprising the dopant of the second type, wherein the electrical isolation region further comprises a second isolation region, within the overgrowth layer, comprising helium ions implanted into the overgrowth layer.
42. The waveguide structure of claim 40, wherein the dopant of the first type is n-type dopant and the dopant of the second type is p-type dopant.
43. The waveguide structure of claim 42, wherein the dopant of the second type is zinc or magnesium.
44. The waveguide structure of claim 40, further comprising: a diffusion barrier layer located between the substrate and the buffer layer or within the buffer layer.
45. The waveguide structure of claim 44, wherein the buffer layer comprises: a first sublayer, adjacent the substrate, which comprises the diffusion barrier layer; and a second sublayer, between the first sublayer and the core layer, which does not have a diffusion barrier layer.
46. The waveguide structure of claim 40, wherein the buffer layer comprises: a first sublayer, adjacent the substrate, which has no diffusion barrier; a second sublayer, adjacent the core, which has no diffusion barrier; and a third sublayer, between the first and second sublayers, which comprises a diffusion barrier.
47. A photonic integrated circuit comprising the waveguide structure of claim 40.
48. The photonic integrated circuit of claim 47, further comprising: at least two optoelectronic devices at least partly embedded into the waveguide structure and optically connected with each other by the core layer, wherein each optoelectronic device, of the at least two optoelectronic devices, is electrically isolated from each other.
Description
BRIEF DESCRIPTION OF DRAWINGS
[0027] The above and other aspects of the present invention will now be described by way of example only, with reference to the following figures:
[0028]
[0029]
[0030]
[0031]
[0032]
[0033]
[0034]
[0035]
[0036]
[0037]
[0038]
[0039]
[0040]
[0041]
[0042]
DETAILED DESCRIPTION
[0043] Embodiments will now be described more fully hereinafter with reference to the accompanying drawings, in which certain embodiments are shown. However, other embodiments in many different forms are possible within the scope of the present disclosure. Rather, the following embodiments are provided by way of example so that this disclosure will be thorough and complete, and will fully convey the scope of the disclosure to those skilled in the art.
[0044] The present disclosure is directed to solving the problems described above by using dopant diffusion into a cladding region in order to construct a blocking junction of either npn or pnp type. The diffusion can be performed at an earlier stage of the process than other techniques. The process of construction of a waveguide structure begins in a conventional manner, with the laying down of a semi-insulating substrate, a first cladding or buffer layer which is doped with either n or p type dopant, and a waveguide core. However, the diffusion process to construct the regions of electrical isolation is then performed prior to the construction of further layers. The process penetration depth is much reduced and regions in which doping is undesirable such as the waveguide core can be removed during the subsequent process stages.
[0045] The steps of constructing a photonic integrated circuit with electrical isolation according to an embodiment are illustrated in
[0046]
[0047]
[0048] The first step of the process comprises the selection 401 of an area of the structure to be the electrical isolation region. This is followed by the implementation of diffusion 402 of a dopant of a second type, of opposite polarity to that of the buffer layer, into the structure. In the embodiment illustrated, Zinc, a p-type dopant, is used. However, in other embodiments, other p-type dopants, such as magnesium may be used. If the buffer is of p-type, then a dopant of n-type is used in the diffusion process.
[0049] In an embodiment, the diffusion is implemented by applying a dielectric mask 403 to the surface of the core layer of the structure. The dielectric mask comprises a window corresponding to the area of the surface above the region in which the electrical isolation region is to be constructed. In the embodiment illustrated, only one electrical isolation region is shown. However, the person skilled in the art will appreciate that multiple isolation regions may be constructed, in which case the dielectric mask will comprise a window for each of the isolation regions.
[0050] The diffusion continues until the dopant of the second type has penetrated as far as the semi-insulating substrate 404.
[0051]
[0052]
[0053]
[0054] In a further embodiment, there is provided a diffusion barrier layer between the buffer layer and the substrate. The purpose of this layer is to act as a barrier to the diffusion of dopant into the substrate.
[0055]
[0056] The above embodiments illustrate a waveguide structure with a single isolation region. The purpose of these isolation regions is to electrically isolate two or more optoelectronic components, such as phase modulators, semiconductor optical amplifiers, sections of a multiple section laser etc.
[0057] The present disclosure has mainly been described above with reference to a few embodiments. However, as is readily appreciated by a person skilled in the art, other embodiments than the ones disclosed above are equally possible within the scope of the present disclosure, as defined by the appended claims.