Method and apparatus for determining a target light intensity from a phase-control signal
11696379 · 2023-07-04
Assignee
Inventors
Cpc classification
Y02B20/00
GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
H02M1/08
ELECTRICITY
Y02B20/30
GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
International classification
H02M1/08
ELECTRICITY
H05B41/295
ELECTRICITY
Abstract
A dimmable ballast circuit for a compact fluorescent lamp controls the intensity of a lamp tube in response to a phase-control voltage received from a dimmer switch. The ballast circuit comprises a phase-control-to-DC converter circuit that receives the phase-control voltage, which is characterized by a duty cycle defining a target intensity of the lamp tube, and generates a DC voltage representative of the duty cycle of the phase-control voltage. Changes in the duty cycle of the phase-control voltage that are below a threshold amount are filtered out by the converter circuit, while intentional changes in the duty cycle of the phase-control voltage are reflected in changes in the target intensity level and thereby the intensity level of the lamp tube.
Claims
1. A lamp controller comprising: a control circuit to: receive phase-controlled AC voltage (V.sub.PC-IN) from an electrical load control device; generate, via phase-control-to-DC converter circuitry, a target voltage (V.sub.TRGT) using the received phase-controlled AC voltage (V.sub.PC-IN); amplify the determined target voltage to provide an amplified target voltage (V.sub.A-TRGT); receive a lamp current control signal (V.sub.ILAMP) from a lamp current sense circuit operatively coupled to a lamp; amplify the received lamp current control signal to provide an amplified lamp current signal (V.sub.A-ILAMP); and combine the amplified target voltage and the amplified lamp current signal to provide a drive signal to adjust one or more operating parameters of a driver circuit operatively coupled to the lamp.
2. The lamp controller of claim 1 wherein to generate the target voltage using the received phase-controlled AC voltage, the control circuit to further: receive, by first filter circuitry, the phase-controlled AC voltage; generate, via the first filter circuitry, a first filtered voltage using a first time constant; receive, by second filter circuitry, the first filtered voltage; and generate, via the second filter circuitry, the target voltage using a second time constant that is slower than the first time constant.
3. The lamp controller of claim 2 wherein to generate the target voltage using the received phase-controlled AC voltage, the control circuit to further: calculate an error value as the absolute value of a calculated difference between the target voltage and the first filtered voltage; determine whether the error value exceeds a defined target threshold value; and responsive to the determination that the error value exceeds the defined target threshold value, generate, via the second filter circuitry, the target voltage using a third time constant that is faster than the first time constant.
4. The lamp controller of claim 1 wherein to amplify the determined target voltage to provide an amplified target voltage, the control circuitry to further: amplify the determined target voltage using a non-inverting amplifier circuit.
5. The lamp controller of claim 1 wherein to combine the amplified target voltage and the amplified lamp current signal to provide the drive signal, the control circuitry to: provide the amplified lamp current to a non-inverting input of an operational amplifier; and provide the amplified target voltage through a resistance to the inverting input of the operational amplifier.
6. A lamp control method comprising: receiving, by a lamp control circuit, phase-controlled AC voltage (V.sub.PC-IN) from an electrical load control device; generating, by the lamp control circuit via phase-control-to-DC converter circuitry, a target voltage (V.sub.TRGT) using the received phase-controlled AC voltage (V.sub.PC-IN); amplifying, by the lamp control circuit, the determined target voltage to provide an amplified target voltage (V.sub.A-TRGT); receiving, by the lamp control circuit, a lamp current control signal (V.sub.ILAMP) from a lamp current sense circuit operatively coupled to a lamp; amplifying, by the lamp control circuit, the received lamp current control signal to provide an amplified lamp current signal (V.sub.A-ILAMP); and combining, by the lamp control circuit, the amplified target voltage with the amplified lamp current signal to provide a drive signal to adjust one or more operating parameters of a driver circuit operatively coupled to the lamp.
7. The method of claim 6, wherein generating the target voltage using the received phase-controlled AC voltage further comprises: receiving, by first filter circuitry included in the lamp control circuit, the phase-controlled AC voltage; generating, via the first filter circuitry, a first filtered voltage using a first time constant; receiving, by second filter circuitry included in the lamp control circuit, the first filtered voltage; and generating, via the second filter circuitry, the target voltage using a second time constant that is slower than the first time constant.
8. The method of claim 7 generating the target voltage using the received phase-controlled AC voltage further comprises: calculating, by the lamp control circuit, an error value as the absolute value of a difference between the target voltage and the first filtered voltage; determining, by the lamp control circuit, whether the error value exceeds a defined target threshold value; and responsive to the determination that the error value exceeds the defined target threshold value, generating, by the second filter circuitry, the target voltage using a third time constant that is faster than the first time constant.
9. The method of claim 6 wherein amplifying the determined target voltage to provide an amplified target voltage, the control circuitry to further: amplifying, by the lamp control circuit, the determined target voltage using a non-inverting amplifier circuit included in the lamp control circuit.
10. The method of claim 6 wherein combining the amplified target voltage with the amplified lamp current signal to provide the drive signal, the control circuitry to: providing, by the lamp control circuit, the amplified lamp current to a non-inverting input of an operational amplifier; and providing, by the lamp control circuit, the amplified target voltage through a resistance to the inverting input of the operational amplifier.
11. A non-transitory, machine-readable, storage device that includes instructions that, when executed by a lamp control circuit, causes the lamp control circuit to: receive a phase-controlled AC voltage (V.sub.PC-IN) from an electrical load control device; generate, via phase-control-to-DC converter circuitry, a target voltage (V.sub.TRGT) using the received phase-controlled AC voltage (V.sub.PC-IN); amplify the determined target voltage to provide an amplified target voltage (V.sub.A-TRGT); receive a lamp current control signal (V.sub.ILAMP) from a lamp current sense circuit operatively coupled to a lamp; amplify the received lamp current control signal to provide an amplified lamp current signal (V.sub.A-ILAMP); and combine the amplified target voltage with the amplified lamp current signal to provide a drive signal to adjust one or more operating parameters of a driver circuit operatively coupled to the lamp.
12. The non-transitory, machine-readable, storage device of claim 11, wherein the instructions that cause the control circuit to generate the target voltage using the received phase-controlled AC voltage further cause the control circuit to: receive, by first filter circuitry included in the lamp control circuit, the phase-controlled AC voltage; generate, via the first filter circuitry, a first filtered voltage using a first time constant; receive, by second filter circuitry included in the lamp control circuit, the first filtered voltage; and generate, via the second filter circuitry, the target voltage using a second time constant that is slower than the first time constant.
13. The non-transitory, machine-readable, storage device of claim 12, wherein the instructions that cause the control circuit to generate the target voltage using the received phase-controlled AC voltage further cause the control circuit to: calculate an error value as the absolute value of a difference between the target voltage and the first filtered voltage; determine whether the error value exceeds a defined target threshold value; and responsive to the determination that the error value exceeds the defined target threshold value, generate, via the second filter circuitry, the target voltage using a third time constant that is faster than the first time constant.
14. The non-transitory, machine-readable, storage device of claim 11, wherein the instructions that cause the control circuit to amplify the determined target voltage to provide an amplified target voltage, further cause the control circuit to: amplify the determined target voltage using a non-inverting amplifier circuit included in the lamp control circuit.
15. The non-transitory, machine-readable, storage device of claim 12, wherein the instructions that cause the control circuit to amplify target voltage with the amplified lamp current signal to provide the drive signal further cause the control circuit to: provide the amplified lamp current to a non-inverting input of an operational amplifier; and provide the amplified target voltage through a resistance to the inverting input of the operational amplifier.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
(1) The invention will now be described in greater detail in the following detailed description with reference to the drawings in which:
(2)
(3)
(4)
(5)
(6)
(7)
(8)
(9)
(10)
(11)
(12)
(13)
(14)
(15)
DETAILED DESCRIPTION OF THE INVENTION
(16) The foregoing summary, as well as the following detailed description of the preferred embodiments, is better understood when read in conjunction with the appended drawings. For the purposes of illustrating the invention, there is shown in the drawings an embodiment that is presently preferred, in which like numerals represent similar parts throughout the several views of the drawings, it being understood, however, that the invention is not limited to the specific methods and instrumentalities disclosed.
(17)
(18) The screw-in compact fluorescent lamp 120 has a screw-in base 126 adapted to be coupled to a standard Edison socket, such that the lamp is adapted to be coupled to a two-wire dimmer switch (such as the dimmer switch 30) via the phase-control connection PC of the screw-in base 126 and to the neutral side N of an AC power source via the neutral connection NC (as in the prior art lighting control system 100 shown in
(19)
(20) The screw-in compact fluorescent lamp 120 comprises a filter network 200 coupled to the phase-control connection PC and the neutral connection NC of the connector 126 for receiving the phase-control voltage V.sub.PC from the dimmer switch 30. The filter network 200 comprises an inductor L201 (e.g., having an inductance of approximately 680 μH) and two capacitors C202, C203 (e.g., having capacitances of approximately 33 nF). The filter network 200 operates to prevent noise generated by the load regulation circuit 130 from being conducted on the AC mains wiring. The filter network 200 couples the phase-control voltage V.sub.PC to a voltage doubler circuit 205 (i.e., a bus-voltage-generating circuit), which generates a direct-current (DC) bus voltage V.sub.BUS across two series connected bus capacitors C.sub.B1, C.sub.B2 The first bus capacitor C.sub.B1 conducts the load current LOAD through a diode D206 (and the dimmer switch 30) to charge during the positive half-cycles, while the second bus capacitor C.sub.B2 conducts the load current I.sub.LOAD through a diode D208 to charge during the negative half-cycles. Accordingly, the peak magnitude of the bus voltage V.sub.BUS is approximately twice the peak voltage of the AC mains line voltage V.sub.AC. A half-bus voltage V.sub.HB is generated across the first bus capacitor C.sub.B1 and has a magnitude equal to approximately half of the bus voltage V.sub.BUS.
(21) The load regulation circuit 130 (i.e., the electronic ballast circuit) includes a half-bridge inverter circuit 210 for converting the DC bus voltage V.sub.BUS to a high-frequency square-wave voltage V.sub.SQ having an operating frequency f.sub.OP. The load regulation circuit 130 further comprises an output filter circuit, e.g., a resonant tank circuit 220, for filtering the square-wave voltage V.sub.SQ to produce a substantially sinusoidal high-frequency AC voltage, which is coupled to the electrodes of the lamp tube 122. A control circuit 230 is coupled to the inverter circuit 210 for providing a drive control signal V.sub.DR to the inverter circuit 210 for adjusting the operating frequency f.sub.OP of the square wave voltage V.sub.SQ and thus the magnitude of a lamp current LAMP conducted through the lamp tube 122 in order to turn the lamp tube on and off and adjust the intensity of the lamp tube. Alternatively, the screw-in compact fluorescent lamp 120 could comprise a different high-efficiency lighting load, such as, a dimmable screw-in LED light source having an LED light engine, and the load regulation circuit 130 could comprise an LED driver. An example of the LED driver 102 is described in greater detail in commonly-assigned, co-pending U.S. patent application Ser. No. 12/813,908, filed Jun. 11, 2009, and U.S. patent application Ser. No. 13/416,741, filed Mar. 9, 2012, both entitled LOAD CONTROL DEVICE FOR A LIGHT-EMITTING DIODE LIGHT SOURCE, the entire disclosures of which are hereby incorporated by reference.
(22) The screw-in compact fluorescent lamp 120 further comprises two power supplies: an inverter power supply 240 and a control power supply 250. The inverter power supply 240 receives the half-bus voltage V.sub.HB across the first bus capacitor C.sub.B1 and generates a direct-current (DC) inverter supply voltage V.sub.INV (e.g., approximately 15 volts) for powering the control circuitry of the inverter circuit 210. The control power supply 250 draws current from the resonant tank circuit 220 and generates a DC control supply voltage V.sub.CC (e.g., approximately 12 volts) for powering the control circuit 230 while the inverter circuit 210 is generating the high-frequency square-wave voltage V.sub.SQ. When the screw-in compact fluorescent lamp 120 is first powered up, the inverter power supply 240 is operable to generate the inverter supply voltage V.sub.INV before the control power supply 250 begins to produce the control supply voltage V.sub.CC. After the inverter power supply 240 is generating the inverter supply voltage V.sub.INV, the inverter circuit 210 is able to begin generating the high-frequency square-wave voltage V.sub.SQ, such that the control power supply 250 is able to draw current from the resonant tank circuit 220. Accordingly, the control power supply 250 then produces the control supply voltage V.sub.CC to power the control circuit 230.
(23) The screw-in compact fluorescent lamp 120 further comprises an over-voltage protection (OVP) circuit 260, which provides an OVP control signal V.sub.OVP to the inverter circuit 210 for protecting the lamp tube 122 and the load regulation circuit 130 during over-voltage conditions. A lamp current sense circuit 270 is coupled in series with the lamp tube 122 to conduct the lamp current I.sub.LAMP and to generate a lamp current control signal V.sub.ILAMP representative of a magnitude of the lamp current L.sub.AMP. The screw-in compact fluorescent lamp 120 further comprises a rectifier circuit 280 (e.g., a full-wave rectifier diode bridge as shown in
(24) The rectified voltage V.sub.RECT is received by an artificial load circuit 290 for conducting an artificial load current I.sub.ART through the dimmer switch 30 in addition to the load current LOAD conducted by the bus capacitors C.sub.B1, C.sub.B2 when the bus capacitors are charging. If the dimmer switch 30 includes a triac for generating the phase-control voltage V.sub.PC, the artificial load circuit 290 is able to conduct enough current to ensure that the magnitude of the total current conducted through the triac of the dimmer switch exceeds the rated latching and holding currents of the triac. In addition, the artificial load circuit 290 may conduct a timing current if the dimmer switch 30 comprises a timing circuit and may conduct a charging current if the dimmer switch comprises a power supply, such that these currents need not be conducted through the load regulation circuit 130 and do not affect the intensity of the lamp tube 122.
(25) The artificial load circuit 290 comprises a current-passing switch, e.g., a FET Q282, coupled in series with a resistor R284 (e.g., having a resistance of approximately 12.4Ω), where the series combination of the drain-source junction of the FET Q282 and the resistor R284 is coupled across the DC terminals of the rectifier circuit 280. The gate of the FET Q282 is coupled to the drain of the FET Q282 through a resistor R285 (e.g., having a resistance of approximately 1 MΩ), such that the FET Q282 is rendered conductive and conducts the artificial load current I.sub.ART when the magnitude of the rectified voltage V.sub.RECT increases from approximately zero volts to exceed a turn-on threshold (e.g., approximately 4 volts). Accordingly, the FET Q282 is rendered conductive, such that the artificial load circuit 290 conducts the artificial load current I.sub.ART through the dimmer switch 30 after the triac is rendered conductive (if the dimmer switch is using the forward phase-control dimming technique), or shortly after the beginning of each half-cycle (if the dimmer switch is using the reverse phase-control dimming technique). The artificial load circuit 290 further comprises an NPN bipolar junction transistor Q286 having a base-emitter junction coupled across the resistor R284 and a collector coupled to the gate of the FET Q282. The transistor Q286 controls the FET Q282 in the linear region to provide over-current protection of the FET Q282 when the voltage across the resistor R284 exceeds the rated base-emitter voltage of the transistor Q286 (e.g., approximately 0.7 volt).
(26) The artificial load circuit 290 also comprises an NPN bipolar junction transistor Q288 having a collector coupled to the gate of the FET Q282, and a zener diode Z292, having, for example, break-over voltage V.sub.BR of approximately 13.2 volts. Three resistors R294, R295, R296 are coupled in series between the DC terminals of the rectifier circuit 180 and have, for example, resistances of approximately 22 kΩ, 470 kΩ, and 150 kΩ, respectively. The zener diode Z292 is coupled between the base of the transistor Q288 and the junction of the resistors R295, R296. A capacitor C298 is coupled across the resistor R296 and has, for example, a capacitance of approximately 1000 pF. When the magnitude of the rectified voltage V.sub.RECT exceeds a turn-off threshold (e.g., approximately 60 volts), the zener diode Z292 conducts current into the base of the transistor Q288. Accordingly, the transistor Q288 is rendered conductive and the FET Q282 is rendered non-conductive, such that the artificial load circuit 290 stops conducting the artificial load current I.sub.ART. If the dimmer switch 30 is using the forward phase-control dimming technique, the capacitor C298 provides some delay, such that the artificial load circuit 290 conducts the artificial load current I.sub.ART for a period of time after the triac is rendered conductive.
(27) The artificial load circuit 290 also provides a phase-control input control signal V.sub.PC-IN to the control circuit 230. Specifically, the artificial load circuit 290 comprises a PNP bipolar junction transistor Q299 having a collector coupled to the control circuit 230 for providing the phase-control input control signal V.sub.PC-IN. The emitter-base junction of the transistor Q299 is coupled across the resistor R294, such that the transistor Q299 is rendered conductive shortly after the triac is rendered conductive (with forward phase-control dimming) or shortly after the beginning of each half-cycle (with reverse phase-control dimming). The control circuit 230 uses the phase-control input control signal V.sub.PC-IN to determine the duty-cycle DC.sub.PC of the phase-control voltage V.sub.PC (i.e., the conduction time T.sub.CON of the bidirectional semiconductor switch 32 of the dimmer switch 30). The control circuit 230 determines the present magnitude of the lamp current I.sub.LAMP from the lamp current control signal V.sub.ILAMP received from the lamp current sense circuit 270. The control circuit 230 then adjusts the operating frequency f.sub.OP of the square wave voltage V.sub.SQ to control the magnitude of the lamp current I.sub.LAMP to a desired level that is dependent upon the duty-cycle DC.sub.PC of the phase-control voltage V.sub.PC to thus control the intensity of the lamp tube 122 to the target intensity L.sub.TRGT.
(28)
(29) The resonant tank circuit 220 comprises a resonant inductor L222 adapted to be coupled in series between the inverter circuit 210 and the lamp tube 122, and a resonant capacitor C224 adapted to be coupled in parallel with the lamp tube. For example, the inductor L222 may have an inductance of approximately 1.4 mH, while the resonant capacitor C224 may have a capacitance of approximately 1.2 nF, such that resonant tank circuit is characterized by a resonant frequency of approximately 110 kHz. The resonant tank circuit 220 further comprises a DC-blocking capacitor C226 that has a capacitance of, for example, approximately 2.7 nF and operates to minimize the DC component of the lamp current I.sub.LAMP conducted through the lamp tube 122.
(30) When the lamp tube 122 is not illuminated and the control circuit 230 receives a command to turn the lamp tube on (from the phase-control voltage V.sub.PC), the control circuit first preheats filaments 228A, 228B of the lamp tube 122 and then attempts to strike the lamp tube. The load regulation circuit 130 may comprise, for example, two filament windings 229A, 229B that are magnetically coupled to the resonant inductor L222 and electrically coupled to the respective filaments 228A, 228B for generating filament voltages for heating the filaments of the lamp tube 122 prior to striking the lamp. To preheat the filaments 228A, 228B, the inverter circuit 210 controls the operating frequency f.sub.OP of the square wave voltage V.sub.SQ to a preheat frequency f.sub.PH (e.g., approximately 150 kHz) for a preheat time period T.sub.PH (e.g., approximately 700 msec). An example of a ballast having a circuit for heating the filaments of a fluorescent lamp is described in greater detail in U.S. Pat. No. 7,586,268, issued Sep. 8, 2009, titled APPARATUS AND METHOD FOR CONTROLLING THE FILAMENT VOLTAGE IN AN ELECTRONIC DIMMING BALLAST, the entire disclosure of which is hereby incorporated by reference.
(31) The inverter power supply 240 receives the half-bus voltage V.sub.HB developed across the first bus capacitor C.sub.B1 and generates the inverter supply voltage V.sub.INV across a storage capacitor C242 (e.g., having a capacitance of approximately 1 μF). The inverter power supply 240 comprises a simple zener-regulated power supply having a zener diode Z243, which is coupled across the storage capacitor C242 and may have, for example, a break-over voltage of approximately 13.2 volts. When the screw-in compact fluorescent lamp 120 is first powered up, the storage capacitor C242 is able to charge by conducting a small trickle current from the AC power source 15 through a resistor R244 (e.g., having a resistance of approximately 392 kΩ) until the inverter supply voltage V.sub.INV is developed across the storage capacitor C242. After the magnitude of the inverter supply voltage V.sub.INV exceeds the rated operating voltage of the inverter control IC U300 of the inverter control circuit 216, the inverter control IC begins to control the FETs Q212, Q214 to be conductive and non-conductive to generate the square wave voltage V.sub.SQ.
(32) The inverter power supply 240 further comprises a snubber capacitor C245 that has, for example, a capacitance of approximately 470 pF and provides a path for charging the storage capacitor C242 after the inverter control circuit 216 begins generating the square wave voltage V.sub.SQ. The snubber capacitor C245 is coupled between junction of the two FETs Q212, Q214 and the storage capacitor C242 through a diode D246 and a resistor R246 (e.g., having a resistance of approximately 5.6Ω). The storage capacitor C242 is able to charge when the first FET Q212 is conductive (i.e., when the square-wave voltage V.sub.SQ is being pulled high towards the bus voltage V.sub.BUS). When the second FET Q214 is conductive and the square-wave voltage V.sub.SQ is being pulled low towards circuit common, the snubber capacitor C245 is able to discharge through the second FET Q214 and a diode D248. Accordingly, after the inverter control circuit 216 begins generating the square wave voltage V.sub.SQ, the inverter power supply 240 is operable to generate the inverter supply voltage V.sub.INV by conducting current through the snubber capacitor C245 rather than conducting current through the resistor R244, which would needlessly dissipate an excessive amount of power.
(33) The control power supply 250 comprises a linear regulator, for example, an adjustable linear regulator U252, such as part number LM317L, manufactured by Fairchild Semiconductor Incorporated. The control power supply 250 comprises a winding 254 magnetically coupled to the resonant inductor L222 of the resonant tank circuit 220 for generating an electromagnetically-coupled voltage, such that the linear regulator U252 is able to draw current from the resonant tank circuit through a diode D255 when the inverter control circuit 216 is generating the square-wave voltage V.sub.SQ. A capacitor C256 is coupled across the input of the linear regulator U252 and has, for example, a capacitance of approximately 0.1 μF. A first resistor R258 is coupled between the output of the adjustable linear regulator U252 and the adjustment pin of the linear regulator, while a second resistor R259 is coupled between the adjustment pin and circuit common. For example, the first and second resistors R258, R259 may have resistances of approximately 475Ω and 5.23 kΩ, respectively, such that the control supply voltage V.sub.CC at the output of the linear regulator U252 has a nominal magnitude of approximately 15 volts.
(34)
(35) During the preheat time period T.sub.PH, a voltage V.sub.RPH generated across the preheat-frequency-set resistor R.sub.PH (i.e., at pin 7) is maintained constant, while a voltage V.sub.CPH generated across the preheat-time-set capacitor C.sub.PH (i.e., at pin 5) increases in magnitude with respect to time from approximately zero volts. When the voltage V.sub.CPH across the preheat-time-set capacitor C.sub.PH exceeds a preheat voltage threshold V.sub.PH at the end of the preheat time period T.sub.PH, the inverter control IC U300 then controls the operating frequency f.sub.OP to attempt to strike the lamp tube 122. The voltage V.sub.RPH across the preheat-frequency-set resistor R.sub.PH and the voltage V.sub.CPH across the preheat-time-set capacitor C.sub.PH are also provided to the control circuit 230, such that the control circuit is operable to properly control the inverter control IC U300 during the preheat time period T.sub.PH as will be described in greater detail below.
(36) The inverter control circuit 216 comprises an operating-frequency-set resistor R.sub.T coupled to an frequency-set-resistor input (pin 8) of the inverter control IC U300 and an operating-frequency-set capacitor C.sub.T coupled to a frequency-set-capacitor input (pin 6) for setting the operating frequency f.sub.OP of the square-wave voltage V.sub.SQ when the lamp tube 122 is illuminated (i.e., after the lamp tube has been struck). For example, the operating-frequency-set resistor R.sub.T may have a resistance of approximately 30 kΩ and the operating-frequency-set capacitor C.sub.T may have a capacitance of approximately 330 pF, such that a default operating frequency of the square-wave voltage V.sub.SQ is approximately 110 kHz.
(37) The inverter control circuit 216 further comprises an NPN bipolar junction transistor Q310 having a collector-emitter junction coupled between the frequency-set-resistor input of the inverter control IC U300 and circuit common through a resistor R312 (e.g., having a resistance of approximately 10 kΩ). The base of the transistor Q310 is coupled to receive the drive control signal V.sub.DR from the control circuit 230. The drive control signal V.sub.DR has a DC magnitude that is representative of a target operating frequency f.sub.TRGT to which the operating frequency f.sub.OP should be controlled to control the intensity of the lamp tube 122 to the target intensity L.sub.TRGT. The transistor Q310 is controlled to operate in the linear region, such that the transistor Q310 provides a controllable impedance between the frequency-set-resistor input of the inverter control IC U300 and circuit common in response to the DC magnitude of the drive control signal V.sub.DR Accordingly, the control circuit 230 is operable to adjust the operating frequency f.sub.OP of the square-wave voltage V.sub.SQ by controlling the impedance provided by the transistor Q310 and thus the current conducted through the frequency-set-resistor input of the inverter control IC U300.
(38) The inverter control circuit 216 receives the OVP control signal V.sub.OVP from the OVP circuit 260. Specifically, the OVP control signal V.sub.OVP is coupled to an open lamp protection (OLP) input (pin 10) of the inverter control IC U300 through a resistor R320 (e.g., having a resistance of approximately 10 kΩ), and is coupled to circuit common through a capacitor C322 (e.g., having a capacitance of approximately 0.1 g). The OVP circuit 260 comprises a voltage divider having resistors R261, R262 for scaling the magnitude of the lamp voltage V.sub.LAMP down to a magnitude that is appropriate to be received by the inverter control IC U300. For example, the resistors R261, R262 may have resistances of approximately 1 MΩ and 25.5 kΩ, respectively. The junction of the resistors R261, R262 is coupled to a capacitor C264 (e.g., having a capacitance of approximately 0.1 μF) through a diode D265. The junction of the capacitor C264 and the diode D265 is coupled to the inverter control circuit 216 through a zener diode Z266 for generating the OVP control signal V.sub.OVP, which is coupled to circuit common through a resistor R268 (e.g., having a resistance of approximately 100 kΩ). For example, the zener diode Z266 may have a break-over voltage of approximately 13.2 volts.
(39) During normal operation, the voltage at the OLP input of the inverter control IC U300 remains low (i.e., at approximately circuit common). However, in the event of an overvoltage condition across the lamp tube 122, the zener diode Z266 begins to conduct, such that the voltage at the OLP input of the inverter control IC U300 increases in magnitude. When the magnitude of the voltage at the OLP input exceeds an OLP threshold voltage of the inverter control IC U300 (e.g., approximately 2 volts), the inverter control IC disables the outputs (i.e., pins 13 and 16) such that the FETs Q212, Q214 are rendered non-conductive and the lamp tube 122 is not illuminated until the control circuit 230 controls the inverter circuit 210 to attempt to restrike the lamp tube once again.
(40)
(41) The phase-to-DC converter circuit 400 comprises a voltage divider having two resistors R401, R402 for scaling down the phase-control input control signal V.sub.PC-IN. For example, the resistors R401, R402 may have resistances of approximately 1 MΩ and 47 kΩ, respectively. Next, the phase-to-DC converter circuit 400 generates a switched voltage V.sub.S that has a duty-cycle approximately equal to the duty cycle DC.sub.PC of the phase-control input control signal V.sub.PC-IN. Specifically, the junction of the resistors R401, R402 is coupled to the base of a first NPN bipolar junction transistor Q404 that has a collector-emitter junction coupled between the control supply voltage V.sub.CC and circuit common through a resistor R405 (e.g., having a resistance of approximately 220 kΩ). The junction of the collector of the transistor Q404 and the resistor R405 is coupled to the base of a second NPN bipolar junction transistor Q406 that has a collector-emitter junction coupled between the control supply voltage V.sub.CC and circuit common through two resistors R408, R409 (e.g., having resistances of approximately 40 kΩ and 1 kΩ, respectively). Accordingly, the switched voltage V.sub.S is generated at the collector of the second transistor Q406.
(42) When the magnitude of the phase-control input control signal V.sub.PC-IN is approximately zero volts (i.e., when the bidirectional semiconductor switch 32 of the dimmer switch 30 is non-conductive), the first transistor Q404 is rendered non-conductive, such that the second transistor Q406 is rendered conductive and the switched voltage V.sub.S is pulled low towards circuit common. When the magnitude of the phase-control input control signal V.sub.PC-IN is greater than a phase-control threshold, e.g., approximately 15 volts (i.e., when the bidirectional semiconductor switch 32 of the dimmer switch 30 is conductive), the first transistor Q404 is rendered conductive, such that the second transistor Q406 is rendered non-conductive and the switched voltage V.sub.S is pulled high towards control supply voltage V.sub.CC through the resistors R408, R409.
(43) A ramp voltage V.sub.R is generated across a capacitor C410 (e.g., having a capacitance of approximately 0.22 g) in response to the square-wave voltage V.sub.S. When the second transistor Q406 is non-conductive, the capacitor C410 is able to charge towards the control supply voltage V.sub.CC through the resistor R408, such that the magnitude of the ramp voltage V.sub.R increases with respect to time while the switched voltage V.sub.S is high. When the second transistor Q406 is conductive, the capacitor C410 is able to discharge through the resistor R409, such that the magnitude of the ramp voltage V.sub.R decreases at a second rate that is much faster than the first rate at which the ramp voltage increases in magnitude. Accordingly, the ramp voltage V.sub.R is generated across the capacitor C410 and has a duty cycle equal to approximately the duty cycle of the phase-control input control signal V.sub.PC-IN. Next, the ramp voltage V.sub.R is filtered by a first filter circuit, e.g., a resistor-capacitor (RC) circuit (including a resistor R411 and a capacitor C412), to generate a filtered voltage V.sub.F. For example, the resistor R411 has a resistance of approximately 220 kΩ and the capacitor C412 has a capacitance of approximately 0.22 μF, such that the first RC circuit has a time constant τ.sub.RC1 of approximately 48.4 msec.
(44) The filtered voltage V.sub.F from the first RC circuit is then filtered by a second RC circuit (having a resistor R413 and a capacitor C414) to generate the target voltage V.sub.TRGT. Two diodes D416, D418 are coupled in anti-parallel connection across the resistor R413. For example, the resistor R413 has a resistance of approximately 2.2 MΩ and the capacitor C414 has a capacitance of approximately 0.22 μF, such that a time constant τ.sub.RC2 of the second RC circuit has a nominal value of approximately 484 msec (i.e., approximately 10 times slower than the first RC circuit). The magnitude of the target voltage V.sub.TRGT is a function of the square of the conduction time T.sub.CON of the bidirectional semiconductor switch 32 of the dimmer switch 30, i.e., V.sub.TRGT=f(T.sub.CON.sup.2). Accordingly, the control circuit 230 is operable to adjust the intensity of the lamp tube 122 in response to the duty-cycle DC.sub.PC of the phase-control voltage V.sub.PC according to a “square-law” dimming curve. As a result, the control circuit 230 provides finer tuning of the intensity of the lamp tube 122 near the low-end intensity L.sub.LE, such that larger variations in the conduction time T.sub.CON of the bidirectional semiconductor switch 32 result in smaller changes in the intensity of the lamp tube 122 near the low-end intensity L.sub.LE.
(45) Voltage fluctuations in the AC mains line voltage V.sub.AC of the AC power source 15 or noise on the AC mains line voltage V.sub.AC can cause the duty-cycle DC.sub.PC of the phase-control signal V.sub.PC and the magnitude of the filtered voltage V.sub.F to vary slightly. Therefore, the slow nominal value τ.sub.RC2-NOM of the time constant τ.sub.RC2 of the second RC circuit provides enough filtering such that the target voltage V.sub.TRGT is not responsive to changes in the filtered voltage V.sub.F that are less than a predetermined threshold, e.g., approximately the forward voltage of the diodes D416, D418, i.e., a diode drop (e.g., approximately 0.7 volts).
(46) However, changes in the target intensity L.sub.TRGT at the dimmer switch 30 that result in the dimmer switch changing the duty cycle DC.sub.PC of the phase-control signal V.sub.PC cause the magnitude of the filtered voltage V.sub.F to change by greater amounts and at faster rates than the voltage fluctuations and noise of the AC mains line voltage V.sub.AC. Therefore, when the magnitude of the filtered voltage V.sub.F changes by more than the forward voltage of the diodes D416, D418, one of the diodes D416, D418 will begin to conduct such that the magnitude of the target voltage V.sub.TRGT across the capacitor C414 changes quickly in response to changes in the target intensity L.sub.TRGT. Specifically, the first diode D416 is operable to conduct current into the capacitor C414 when the target intensity L.sub.TRGT increases, such that the time constant τ.sub.RC2 has a fast value τ.sub.RC2-FAST that is less than the nominal value τ.sub.RC2-NOM. In addition, the capacitor C414 is operable to discharge through the diode D418 with the fast value τ.sub.RC2-FAST when the target intensity L.sub.TRGT decreases. Accordingly, the two-speed phase-to-DC converter circuit 400 is able to filter out changes in the duty cycle DC.sub.PC of the phase-control voltage V.sub.PC due to voltage fluctuations and noise of the AC mains line voltage V.sub.AC while still providing a fast response as a result of changes in the target intensity L.sub.TRGT.
(47) Each of the diodes D416, D418 stops conducting when the difference between the magnitudes of the target voltage V.sub.TRGT and the filtered voltage V.sub.F falls below approximately the forward voltage of the respective diode. After the diodes D416, D418 stop conducting, the magnitude of the target intensity L.sub.TRGT will slowly change to be equal to the magnitude of the filtered voltage V.sub.F (according to the nominal time constant τ.sub.RC2-NOM) until the magnitudes of the voltages are equal. This results in a slow fading of the intensity of the lamp tube 122 at the end of a change in the target intensity L.sub.TRG, which provides a pleasant, soft effect on a human eye that is observing the change in the intensity of the lamp tube.
(48) The non-inverting amplifier circuit 420 comprises an operational amplifier (“op amp”) U421, such as, for example, part number LM2902PWR, manufactured by National Semiconductor Corporation. The target voltage V.sub.TRGT is coupled to the non-inverting input of the op amp U421, while an offset voltage V.sub.OFF is coupled to the inverting input of the op amp through a resistor R422 (e.g., having a resistance of approximately 160 kΩ). The offset voltage V.sub.OFF is generated by a voltage divider that is coupled between the control supply voltage V.sub.CC and circuit common, and includes two resistors R424, R425. For example, the resistors R424, R425 may have resistances of approximately 33 kΩ and 5 kΩ, respectively, such that the offset voltage V.sub.OFF has a magnitude of approximately 2 volts. The output of the op amp U421 is coupled the inverting input via the parallel combination of a resistor R426 (e.g., having a resistance of approximately 150 kΩ) and a capacitor C428 (e.g., having a capacitance of approximately 0.22 g). The magnitude of the amplified target voltage V.sub.A-TRGT ranges from approximately 0.5 to 6.5 volts as the magnitude of the target voltage V.sub.TRGT ranges from approximately 1 to 4 volts.
(49) The non-linear amplifier circuit 440 receives the lamp current control signal V.sub.ILAMP from the lamp current sense circuit 270, which is shown in
(50) Referring back to
(51) When the magnitude of the lamp current LAMP is less than a current threshold (e.g., approximately 100 mA), the magnitude of the amplified lamp current signal V.sub.A-ILAMP is less than approximately the rated emitter-base voltage of the transistor Q445. At this time, only the resistor R444 is coupled between the inverting input and the output of the op amp U441, such that the non-linear amplifier circuit 440 is characterized by a first gain α.sub.1 (e.g., approximately −68). However, when the magnitude of the lamp current LAMP is greater than the current threshold, the transistor Q445 is rendered conductive, such that the resistor R446 is coupled in parallel with the resistor R444 between the inverting input and the output of the op amp U441. Accordingly, above the current threshold, the non-linear amplifier circuit 440 is characterized by a second gain α.sub.2 that has a smaller magnitude than the first gain α.sub.1 (e.g., approximately −25).
(52) The error amplifier circuit 430 comprises an op amp U431 having a non-inverting input coupled to receive the amplified lamp current signal V.sub.A-LAMP and an inverting input coupled to receive the amplified target voltage V.sub.A-TRGT through a resistor R432 (e.g., having a resistance of approximately 30 kΩ). The error amplifier circuit 430 further comprises two capacitors C434, C435 (e.g., each having a capacitance of approximately 4.7 nF) and a resistor R436 (e.g., having a resistance of approximately 47 kΩ). The capacitor C434 is coupled between the inverting input and the output of the op amp U431, while the series combination of the capacitor C435 and the resistor R436 is also coupled between the inverting input and the output of the op amp U431. The output of the op amp U431 is coupled to circuit common through a resister divider having two resistors R438, R439 (e.g., having resistances of 18.7 kΩ and 6.8 kΩ, respectively), where the drive control signal V.sub.DR is produced at the junction of the resistors R438, R439. The error amplifier circuit 430 operates to adjust the operating frequency f.sub.OP of the inverter circuit 210 so as to minimize the error (i.e., the difference) between the amplified lamp current signal V.sub.A-ILAMP and the amplified target voltage V.sub.A-TRGT. For example, the error amplifier circuit 430 may be characterized by a cutoff frequency of greater than or equal to approximately 10 kHz (i.e., the control circuit 230 has a bandwidth greater than or equal to approximately 10 kHz).
(53) As previously mentioned, the lamp tube 122 of the screw-in compact fluorescent lamp 120 of the first embodiment of the present invention may be filled with the fill-gas mixture having a fill-gas pressure of approximately 2 Torr and a fill-gas ratio of approximately 85:15 argon to neon.
(54) By combining the lamp tube 122 having the fill-gas mixture having a fill-gas ratio of approximately 85:15 argon to neon at a pressure of approximately 2 Torr and the error amplifier 430 having a cutoff frequency of approximately 10 kHz, the V-I curve 500 of the screw-in compact fluorescent lamp 120 of the first embodiment of the present invention is much “flatter” than the V-I curve 550 of the prior art screw-in compact fluorescent lamp 20 as shown in
(55)
(56) Referring back to
(57)
(58)
(59) The microprocessor U600 uses a digital low-pass filter (LPF) to process the values of the requested intensity level L.sub.PRES. If the phase-control input change value Δ.sub.PC is less than a phase-control input change threshold Δ.sub.TH at step 716, the microprocessor U600 adjusts the pole of the digital low-pass filter such that the passband frequency f.sub.P of the filter is a first predetermined frequency (e.g., approximately 0.5 Hz) at step 718. If the phase-control input change value Δ.sub.PC is not less than the phase-control input change threshold Δ.sub.TH at step 716, the microprocessor U600 adjusts the pole of the digital low-pass filter so that the passband frequency f.sub.P of the filter is a second predetermined frequency (e.g., approximately 5 Hz) at step 720. Accordingly, when the duty-cycle DC.sub.PC of the phase-control signal V.sub.PC is remaining relatively constant (i.e., when the phase-control input change value Δ.sub.PC is less than the phase-control input change threshold Δ.sub.TH), the requested intensity level L.sub.PRES is more heavily filtered, and the target intensity level L.sub.TRGT is adjusted with a slow time constant τ.sub.DLPF-SLOW. When the duty cycle DC.sub.PC is changing rapidly, the requested intensity level L.sub.PRES is filtered less, and the target intensity level L.sub.TRGT is adjusted with a fast time constant τ.sub.DLPF-FAST. For example, the phase-control input change threshold Δ.sub.TH may be equal to the target intensity level L.sub.TRGT divided by ten, such that the microprocessor U600 adjusts the target intensity level L.sub.TRGT using the fast time constant τ.sub.DLPF-FAST when there is greater than or equal to a 10% change in the target intensity level L.sub.TRGT.
(60) After adjusting the passband frequency f.sub.P of the digital low-pass filter at steps 718, 720, the microprocessor U600 processes the requested intensity level L.sub.PRES through the digital low-pass filter at step 722 to determine the target intensity level L.sub.TRGT to which the microprocessor will now control the intensity level of the lamp tube 122. The microprocessor U600 then samples the amplified lamp current signal V.sub.A-ILAMP at step 724, and determines an actual intensity level L.sub.ACTUAL from the sampled values of the amplified lamp current signal V.sub.A-ILAMP at step 726. The microprocessor U600 then determines an error e.sub.L between the target intensity level L.sub.TRGT and the actual intensity level L.sub.ACTUAL at step 728 and controls the drive control signal V.sub.DR in response to the error e.sub.L to adjust the lighting intensity of the lamp tube 122 towards the target intensity level L.sub.TRGT at step 730 before the control procedure 700 exits.
(61) While the present invention has been described with reference to the screw-in compact fluorescent lamp 120, the concepts of the present invention could be used in lighting control systems having a ballast circuit that is separate from the controlled fluorescent lamps, for example, mounted to a junction box next to a lighting fixture in which the lamps are installed. In addition, the circuits and methods of determining the target intensity level L.sub.TRGT in response to the duty cycle DC.sub.PC of the phase-control signal V.sub.PC could be used in another type of load control device, such as, for example, a light-emitting diode (LED) driver for driving an LED light source (i.e., an LED light engine); a screw-in luminaire including a dimmer circuit and an incandescent or halogen lamp; a dimming circuit for controlling the intensity of an incandescent lamp, a halogen lamp, an electronic low-voltage lighting load, a magnetic low-voltage lighting load, or another type of lighting load; an electronic switch, controllable circuit breaker, or other switching device for turning electrical loads or appliances on and off; a plug-in load control device, controllable electrical receptacle, or controllable power strip for controlling one or more plug-in electrical loads; and a motor control unit for controlling a motor load, such as a ceiling fan or an exhaust fan.
(62) Although the present invention has been described in relation to particular embodiments thereof, many other variations and modifications and other uses will become apparent to those skilled in the art. It is preferred, therefore, that the present invention be limited not by the specific disclosure herein, but only by the appended claims.