Output-side controller with switching request at relaxation ring extremum
11695343 · 2023-07-04
Assignee
Inventors
- Balu Balakrishnan (Saratoga, CA)
- David Michael Hugh Matthews (Los Gatos, CA, US)
- Vikram Balakrishnan (Palo Alto, CA, US)
- Roland Sylvere Saint-Pierre (San Jose, CA, US)
- Zhao-Jun Wang (San Jose, CA)
- GIAO MINH PHAM (MILPITAS, CA, US)
- Qing McIntosh (San Jose, CA, US)
Cpc classification
H02M3/33507
ELECTRICITY
Y02B70/10
GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
International classification
Abstract
A control circuit comprising an output controller coupled to an output side of a power converter. The output controller comprises a switch control signal generator to receive a feedback signal representative of an output of the power controller and to communicate a control signal to an input controller coupled to an input side to control a turn ON of a power switch. The control signal is generated in response to the feedback signal and is communicated in response to an enable signal. The output controller comprises an extremum locator to generate the enable signal in response to a winding signal representative of an instantaneous voltage on an output terminal of an energy transfer element and the extremum locator enables the switch control signal generator such that the transition of the power switch from the OFF state to the ON state occurs substantially when the winding signal reaches an extremum.
Claims
1. A control circuit for a power converter, the control circuit comprising: an output controller coupled to an output side of the power converter, the output controller comprising: a switch control signal generator configured to receive a feedback signal representative of an output of the power converter and further configured to communicate a control signal to an input controller coupled to an input side of the power converter and to control a turn ON of a power switch to regulate an energy transfer from the input side to the output side of the power converter, wherein the control signal is generated in response to the feedback signal and is communicated in response to an enable signal; and an extremum locator configured to generate the enable signal to enable the switch control signal generator to communicate the control signal to the input controller in response to a winding signal representative of an instantaneous voltage on an output terminal of an energy transfer element of the power converter, wherein the instantaneous voltage oscillates in response to an ending of the energy transfer to the output side of the power converter, and wherein the extremum locator enables the switch control signal generator such that the transition of the power switch from the OFF state to the ON state occurs substantially at a time that the winding signal reaches an extremum.
2. The control circuit of claim 1, wherein the oscillation of the winding signal includes multiple extrema, and wherein the extremum locator is configured to estimate a time at which the winding signal reaches a first extremum after the ending of the energy transfer and to enable the switch control signal generator such that the turn ON of the power switch occurs at the estimated time the winding signal reaches the first extremum.
3. The control circuit of claim 2, wherein the extremum locator is configured to estimate a time at which the winding signal reaches a subsequent extremum that occurs after the first extremum and to enable the switch control signal generator such that the turn ON of the power switch occurs at the estimated time at which the winding signal reaches the subsequent extremum.
4. The control circuit of claim 1, wherein the input controller is configured to control switching of the power switch on the input side of the power converter between an ON state and an OFF state to regulate the energy transfer from the input side to the output side of the power converter.
5. The control circuit of claim 1, further comprising a continuous conduction mode (CCM) detector configured to enable the switch control signal generator in response to CCM operation of the power converter.
6. The control circuit of claim 5, wherein the CCM detector comprises a comparator coupled to enable the switching control signal generator in response to the winding signal being less than an output ground reference.
7. The control circuit of claim 1, wherein the output controller further comprises a feedback circuit configured to compare the feedback signal with a feedback threshold, wherein the switch control signal generator is configured to communicate the control signal to the input controller when enabled and when the feedback signal is less than the feedback threshold.
8. The control circuit of claim 1, wherein the output controller further comprises a time-out detection circuit configured to enable the switching control signal generator after a time threshold such that the switching signal generator is enabled at least once each switching cycle of the power switch.
9. The control circuit of claim 8, wherein the time-out detection circuit is further configured to enable the switching control signal generator in response to a threshold number of oscillations of the winding signal.
10. A control circuit for a power converter, the control circuit comprising: an output controller coupled to the output side of the power converter, the output controller comprising: a switch control signal generator configured to receive a feedback signal representative of an output of the power converter and configured to communicate a control signal to an input controller coupled to an input side of the power converter and configured to initiate a turn ON of a power switch on the input side of the power converter to regulate the energy transfer from the input side to the output side of the power converter, wherein the control signal is generated in response to the feedback signal and is communicated in response to an enable signal; and an extremum locator configured to generate the enable signal to enable the switch control signal generator to communicate the control signal in response to a winding signal representative of an instantaneous voltage on an output terminal of an energy transfer element of the power converter, wherein the instantaneous voltage oscillates in response to an ending of the transfer of energy to the output side of the power converter, wherein the extremum locator is configured to generate the enable signal in response to a switching window representative of an estimate of a time at which the winding signal reaches an extremum and to enable the switch control signal generator such that the turn ON of the power switch occurs during the switching window.
11. The control circuit of claim 10, wherein the extremum locator enables the switch control signal generator during a switching cycle of the power switch in response to a duration that the winding signal oscillates above a value of an output voltage of the power converter in a previous switching cycle of the power switch, such that the turn ON of the power switch occurs during the switching window.
12. The control circuit of claim 11, wherein the previous switching cycle occurs during a handshaking period, wherein the output controller communicates with the input controller via a communication link after startup of the control circuit during the handshaking period.
13. The control circuit of claim 10, wherein the extremum locator is configured to enable the switch control signal generator for a fraction of a duration that the winding signal oscillates above an output voltage of the power converter.
14. The control circuit of claim 13, wherein the extremum locator is configured to enable the switch control signal generator for a middle one-third the duration that the winding signal oscillates above the output voltage.
15. The control circuit of claim 10, wherein the extremum locator comprises: a comparator configured to receive the winding signal and an output voltage signal to generate an output that is representative of a duration that the first signal oscillates above an output voltage of the power converter; and a reference voltage generator configured to generate a reference voltage representative of the duration that the winding signal oscillates above the output voltage in response to the output of the comparator.
16. The control circuit of claim 15, wherein the reference voltage generator is configured to generate the reference voltage during a handshaking period, wherein the output controller communicates with the input controller via a communication link after startup of the control circuit during the handshaking period.
17. The control circuit of claim 16, wherein the extremum locator is configured to store the reference voltage until a next handshaking period between the output controller and the input controller.
18. The control circuit of claim 15, wherein the reference voltage generator comprises: a timing capacitor; and a current source coupled to selectively charge the timing capacitor in response to the output of the comparator indicating that the winding signal is above the output voltage, wherein a voltage across the timing capacitor defines the reference voltage.
19. The control circuit of claim 15, wherein the extremum locator further comprises: an analog-to-digital converter (ADC) coupled to convert the reference voltage to a digital signal representative of the reference voltage; and a latch coupled to the ADC to store the digital signal for one or more switching cycles of the power switch.
20. The control circuit of claim 19, wherein the extremum locator further comprises: a digital-to-analog converter (DAC) coupled to the latch to convert the stored digital signal to the reference voltage; a divider circuit coupled to generate a first modified reference voltage that is a first fraction of the reference voltage and a second modified reference voltage that is a second fraction of the reference voltage; a charging circuit coupled to generate a charging voltage that is representative of a duration that the winding signal is above the output voltage during each switching cycle of the power switch; and a window open comparator coupled to assert the enable signal to enable the switch control signal generator in response to a comparison of the first modified reference voltage with the charging voltage; and a window close comparator coupled to de-assert the enable signal to stop enabling the switch control signal generator in response to a comparison of the second modified reference with the charging voltage.
21. The control circuit of claim 20, wherein the first modified reference voltage is approximately one-third the reference voltage and the second modified reference voltage is approximately two-thirds the reference voltage.
22. The control circuit of claim 20, wherein the extremum locator further comprises a delay compensation circuit coupled to the DAC to reduce the first modified reference voltage and the second modified reference voltage to compensate for one or more delays in communicating the control signal to the input controller on the input side of the power converter through a communication link.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
(1) Non-limiting and non-exhaustive embodiments of the present invention are described with reference to the following figures, wherein like reference numerals refer to like parts throughout the various views unless otherwise specified.
(2)
(3)
(4)
(5)
(6)
(7)
(8)
(9)
(10)
(11)
(12)
(13)
(14)
(15)
(16)
(17)
(18)
(19)
(20)
(21)
(22)
(23)
(24) Corresponding reference characters indicate corresponding components throughout the several views of the drawings. Skilled artisans will appreciate that elements in the figures are illustrated for simplicity and clarity and have not necessarily been drawn to scale. For example, the dimensions of some of the elements in the figures may be exaggerated relative to other elements to help to improve understanding of various embodiments of the present invention. Also, common but well-understood elements that are useful or necessary in a commercially feasible embodiment are often not depicted in order to facilitate a less obstructed view of these various embodiments of the present invention.
DETAILED DESCRIPTION
(25) In the following description, numerous specific details are set forth in order to provide a thorough understanding of the present invention. It will be apparent, however, to one having ordinary skill in the art that the specific detail need not be employed to practice the present invention. In other instances, well-known materials or methods have not been described in detail in order to avoid obscuring the present invention.
(26) Reference throughout this specification to “one embodiment”, “an embodiment”, “one example” or “an example” means that a particular feature, structure or characteristic described in connection with the embodiment or example is included in at least one embodiment of the present invention. Thus, appearances of the phrases “in one embodiment”, “in an embodiment”, “one example” or “an example” in various places throughout this specification are not necessarily all referring to the same embodiment or example. Furthermore, the particular features, structures or characteristics may be combined in any suitable combinations and/or subcombinations in one or more embodiments or examples. Particular features, structures or characteristics may be included in an integrated circuit, an electronic circuit, a combinational logic circuit, or other suitable components that provide the described functionality. In addition, it is appreciated that the figures provided herewith are for explanation purposes to persons ordinarily skilled in the art and that the drawings are not necessarily drawn to scale.
(27) As mentioned above, isolation is often provided in switch mode power converters using external isolation components such as, for example an opto-coupler or through an extra bias (e.g., feedback) winding on the transformer core that is magnetically coupled to the secondary winding. Some products and applications may require low output voltages, such as for example 5V and below. In these low voltage cases, synchronous rectification may be utilized to achieve high efficiency and also a compact form factor. Synchronous rectification replaces an output rectifier diode with synchronized rectifier switch (e.g., a MOSFET) that is switched to behave like a rectifier to reduce voltage drop and power loss. In one example, an input controller on the input side of a synchronous flyback switch mode power converter controls the input power switch in reference to an input ground reference. In one example, the input controller circuit and input side switch may be implemented with a monolithic or hybrid structure in the input controller IC. Continuing with this example, a secondary controller on the secondary side of the synchronous flyback switch mode power converter controls the synchronized rectifier switch in reference to an output ground reference. The switching action of the synchronized rectifier switch is synchronized with switching of the input side switch with well-controlled isolated gating signals.
(28) A secondary controller for a flyback converter may provide tighter output regulation and faster response to load transients. However, as discussed previously, conventional methods of output control often use external isolation devices, such as for example opto-couplers. The input and output controllers, even though referenced to different grounds, should still be able to reliably communicate between themselves, such as through a magnetic coupling between the input and output controllers. As used herein a “ground” or “ground reference” may refer to a reference point in an electrical circuit from which voltages are measured, a common return path for electric current, or a direct physical connection to the Earth.
(29) In operation of an example synchronous flyback power converter, during an off time period of the input side switch, the output rectifier is conducting (e.g., transferring energy to the output). Also during this off time period, the secondary output voltage reflects to the input side and adds up to the input voltage across the switch. During Continuous Conduction Mode (CCM) the secondary rectifier is still conducting when the input side switch turns back on. Thus, the voltage across input side switch is defined by V.sub.in+V.sub.OR, where V.sub.in is the input bus voltage (e.g., rectified line voltage) across the input winding and V.sub.OR is the output voltage reflected to the input side. To minimize switch turn on stress and reduce the switching loss, the reflected output voltage V.sub.OR should be as near as possible to V.sub.in. However, in Discontinuous Conduction Mode (DCM) of operation, before the input side switch turns on, the secondary rectifier stops conducting and relaxation ringing due to the secondary parasitic inductance and capacitance happens. Each peak (extremum) point of the relaxation ringing at secondary side presents a valley point of the reflected ring at the input side which provides a time at which the voltage across the input side switch it at or near a minimum to reduce switching loss during turn on of the input side switch.
(30) Accordingly, embodiments of the present disclosure provide a method and apparatus for quasi resonance QR low loss switching control. Embodiments discussed herein may be applicable to isolated (e.g., synchronous flyback) or non-isolated (e.g., Buckboost) switch mode power converters where the output controller is referenced to a different ground and may communicate to the input controller to command the switching of the input side switch. The output controller may avoid any unwanted additional size and cost to the switch mode power converter while providing an isolated efficient control of the input side switch from the output controller. Some embodiments discussed herein locate (e.g., estimate timing) of the local extrema on relaxation oscillation/ringing waveform on the output winding terminal of the energy transfer element that happen during DCM operation of the power converter at a time interval when the energy transfer to the load has ended and output diode has stopped conducting before the end of switching cycle. As used herein “extremum” or “extrema” includes any local maximum or minimum points or may be referred to as “peaks” and “valleys”, where mathematically, the slope (i.e., derivative of the ringing/oscillation waveform) approaches zero.
(31) Embodiments discussed herein may include an output controller that provides an input switching request signal substantially at a time of the extremum of the voltage waveform at the output terminal of the energy transfer element. In one embodiment, providing the input switching request signal substantially at a time of the extremum includes generating the input switching request signal at or near a time of the extremum. In another embodiment, providing the input switching request signal substantially at a time of the extremum includes generating the input switching request signal during a switching request window time period that includes the time at which the extremum occurs. In yet another embodiment, providing the input switching request signal substantially at a time of the extremum includes estimating the time of the extremum and generating the input switching request signal at the estimated time. Providing the input switching request signal substantially at the time of the extremum may also include generating the input switching request signal such that the input side switch transitions from an OFF state to an ON state at or near the time of the extremum, at or near the estimated time of the extremum, or during or near the switching request window. Such a output controller may provide for efficient switching of the input side switch with minimal turn on loss and also increases the efficiency of the power converter.
(32) For example, in an output side control power converter the output controller, which is referenced to the output ground reference, senses the output, controls and synchronizes the input switching and regulates transfer of energy to the output. In DCM operation efficiency may be increased by reducing switching loss of the input side switch. The input switching is commanded through an isolation barrier by the output controller by detecting the extrema location on the relaxation ringing (quasi resonance oscillations) that happens on output winding terminal at the end of output rectifier conduction interval. In one example, the extrema (e.g., peak) detection could be within a time window defined around the peak location at half ring oscillation above the output voltage. Thus, embodiments discussed herein provide methods and apparatus that provide extrema switching request for DCM operation of a power converter, where exchange of control signals from output to input and vice versa are across an isolation barrier.
(33)
(34) Also shown in
(35) In the depicted example, an input side switching device S1 130 is coupled to the input side of power converter 100A, which is referenced to the input ground reference 101 and coupled to the energy transfer element 120A at input winding 121. In some examples, switching device S1 130 may be included in a monolithic or hybrid structure in the same integrated circuit package 160. As shown in the depicted example, switching device S1 is controlled by control signal 138 from the input controller 135 that is referenced to input ground reference 101 and regulates the energy transfer through input winding 121 of transformer 120A to the secondary winding 122 in response to line and load changes. Voltage across the switch 130, that in example of a MOSFET power switch is the drain voltage V.sub.D 132 and current to the drain I.sub.D 131 are illustrated by the symbolized waveforms 133 which are explained in more detail in
(36) As shown in the example of
(37) In one example, switch S2 150 is controlled by a signal from the SR pin 143 of the output controller 145. Whenever the voltage at SR terminal 143 rises to a value higher than the gate threshold voltage, the synchronous rectifier provided by switch S2 150 begins conducting current. The secondary ripple is smoothed by output filter capacitance Co 186 and the dc output voltage V.sub.O 180 is applied to load 185 with load current I.sub.O 182. The output voltage Vo 180 is sensed through the output sense circuit 181 that in one example may include a resistive divider 183. The feedback signal from the output sense circuit 181 is coupled to pin FB 144 of the output controller 145.
(38) In one example, feedback signal (through FB 144) that is either a digital or an analog signal in combination with the information provided at pin 141 and pin 143 of the output controller 145 could be used to determine an input switching request signal that is transmitted (communicated) through the isolated communication link 140 (in one example may be magnetic coupling through lead-frame or bond wire) and is received by the input controller 135 in reference to the input ground reference 101.
(39) Terminal 141 receives voltage signal V.sub.WND 123A at secondary winding 122 that presents an inverted waveform of the drain voltage V.sub.D 132 at input side. As will be discussed below, extrema locator 170 may estimate a time at which the voltage signal 123A reaches an extremum and then enables output controller 145 to communicate the switching request signal to initiate the turn on of input side switch 130. The input controller 135 receives the switching request signal transferred from output controller 145 through the isolation barrier and communication link 140. The line/input voltage V.sub.in information signal 116 is taken from an input sense circuitry (e.g., an RC circuit or other well-known line sense circuitry, not shown, coupled to the rectified ac bus 115). The line/input voltage information 116 may be coupled as a current signal through a resistor 117 on terminal 136 of the input controller 135.
(40) The sensed switch drain current I.sub.D 131 signal is received (in one example through an integrated sense FET) and coupled to terminal 134. It is appreciated that based on design and the converter extra features/protection required there may be some more input control signals 149 received/coupled to terminals 137 of the input controller 135. The input controller 135 generates the switching control signal (e.g., the gate signal) 138 based on the switching request signal transferred from output controller 145 in combination with other signals from input side. The gate control signal 138 controls switching of switch S1 130 to regulate the transfer of energy through energy transfer element 120A to the output. The supply for output controller may be provided through the bypass pin BP 147 across a bypass capacitor 148 that is externally coupled to a bypass BP supply 146.
(41) The input controller 135 controlling switch S1 130 is referenced to the input ground reference 101 and the output controller 145 which controls switch S2 150 (with parallel diode D2 155) is referenced to the output ground reference 191. Communication between the input controller 135 and output controller 145 should be through a galvanic isolation (e.g., magnetically coupled communication link 140). In one example, the isolated communication link 140 may be unidirectional or bidirectional (consisting of single or multiple communication links).
(42)
(43) The input side components of power converter 100B have similar functions as described previously with reference to
(44) When switch S1 130 turns OFF (opens), inductor current at forward direction of diode 150B flows to the output to recharge the bulk output capacitor Co 186 and feed the load 185. Functionality of the input 135 and output 145 controllers may remain the same as explained in
(45)
(46) In
(47)
(48) As depicted in
(49)
(50) The constant current source I1 344 from supply V.sub.DD 342 charges the timing capacitor C1 350 through switch S.sub.ch 345 with a linear constant rate so that the voltage V.sub.ch 352 across the capacitor presents the charging time. The final charged voltage across capacitor C1 350 for the whole top half ring duration 322 (V.sub.WND>V.sub.O) will result in V.sub.ref 371. Inverter 335 may provide a complementary signal that goes logic high when signal 333 drops to logic low. This complementary signal with some holding delay through block 336 generates the switching signal 337 for the discharge switch S.sub.Dch 347. The holding delay (e.g., around 30 us) is provided to convert the detected V.sub.ref to digital and latch it to be used in the normal operation. After the holding delay the signal 337 goes to logic high and closes discharge switch S.sub.Dch 347 to discharge capacitor C1 350 to a minimum level bias voltage V.sub.bias 349 that defines the starting voltage level 354 for the next charging cycle. At the end of the top half ring 320 (after interval T.sub.ring/2 322 at time line 325) the charged voltage on timing capacitor C1 350 reaches and stays on V.sub.ref. The V.sub.ref value may be transferred to digital and latched to be used during the DCM switching cycles to define the switching request window. Graph 370 in
(51)
(52)
(53) It is appreciated that in other embodiments the width of the peak switching window may be further narrowed down and in an example the width of the peak switching window may be defined as ⅕ of the half ring period (e.g., V.sub.ref-t1=⅖ V.sub.ref and V.sub.ref-t2=⅗ V.sub.ref). It is also appreciated that in other implementation design examples the shift of the peak switching window to compensate for the propagation delay of the control blocks can be implemented in different ways, e.g; directly through the holding time blocks or by shifting references V.sub.ref-t′1 383 and V.sub.ref-t′2 384 to define the thresholds for the begin and end (open/close) of the peak switching window. Thus, the peak switching window can be generated as depicted in the graphic block 385, where the timing t′1=t1−Δt1 and t′2=t2−Δt2. Timing signals t′1 and t′2 present the window open/begin (left border of the window) and window close/end (right border of the window) with the estimated delay.
(54)
(55) The constant current sources through the supply V.sub.DD 430 feed current in parallel to node P 450 and to the series resistors 453, 454 and 457. Switches Q1, Q2, Q3 and Q4 are sequentially closed and voltage on node P 450 (V.sub.P) which is the voltage drop due to the sequentially increased current on the series resistors (3R) is compared on the positive input 421 of comparator 420 to the reference voltage V.sub.ref on the negative input 422 of the comparator 420. At the position when voltage on node P equals the reference voltage, defined in the handshaking process of
(56)
(57) In one example, by opening switches K1 and/or K2 a percentage of current used for ADC programming could be removed that result in shifting to a lower voltage drop across the resistors. The shifted voltage at node P 450 and the shifted value of (V.sub.ref/shift−V.sub.bias) 452 lowers the generated fraction reference V.sub.ref-t′1 456 [presented by equation 466, V.sub.ref-t′1=(V.sub.ref/shift−V.sub.bias)*⅓+V.sub.bias] and V.sub.ref-t′2 455 [presented by equation 465, V.sub.ref-t′2=(V.sub.ref/shift−V.sub.bias)*⅔+V.sub.bias]. This causes a shift at start and end time (borders) of the peak switching window as depicted in
(58) Graph 460 in
(59)
(60)
(61)
(62)
(63)
(64) Block 603 shows a start of the handshaking process by retrieving winding voltage V.sub.WND and output voltage V.sub.O which are then transferred through link 609 to the top half ring detection block 611 and is linked through 614 to a comparison conditional block 619 (V.sub.WND>Vo, introducing comparator 312 in
(65)
(66) Process 600B starts at each switching cycle at input switch drain turn-off rising edge 605 through detecting the flyback secondary/output voltage falling edge. A rising edge detection signal 610 enables block 612 of the peak switching window circuit which resets the timer and sets a counter back to zero. Then link 615 goes to a conditional block 620 to check if the forward pin voltage is above zero. If the forward pin voltage is below zero (option NO 621), it means secondary/output is still conducting current and V.sub.WND by amount of a diode drop (˜0.5-1V drop on rectifier device) is less than the output ground reference (load side). As long as the output rectifier is conducting, the feedback voltage V.sub.FB in conditional block 622 is compared to the feedback threshold level V.sub.FB-th. If feedback voltage V.sub.FB is not below the feedback threshold level V.sub.FB-th (option NO 617), the small loop closes back to 615 and waits until either forward pin voltage V.sub.WND goes above zero (secondary/output conduction stops and it goes to DCM relaxation ringing) or the feedback voltage V.sub.FB goes below the feedback threshold level V.sub.FB-th, option YES 624 which means regulation is not reached (e.g., during start up), in which case the peak switching window circuit is disabled and timing capacitor C1 is discharged. If forward pin voltage goes above zero (option YES 625 of block 620, which means the secondary/output conduction and transfer of energy in DCM has ended and relaxation ringing is starting). In this case in the conditional block 640 forward pin voltage V.sub.WND is compared to the output voltage V.sub.O to find the ringing positive peak interval. Meanwhile, as a precaution in parallel with the main process of peak switching window, a timer 627 starts to keep track of a maximum time limit (timeout threshold, e.g; a timer expiration above 20 us). As long as the time limit has not reached (option NO 631) the loop closes back to 628 waiting for the time limit (timeout threshold). If the main process of peak switching window is not successfully completed in less than the time limit (timeout threshold) then upon expiration of time limit (timeout threshold), option YES 632, the switching window circuit is disabled and timing capacitor C1 is discharged (670).
(67) Process 600B continues when output winding voltage V.sub.WND is greater than the output voltage V.sub.O (option YES 642 of conditional block 640). Block 645 presents the charging process of timing cap (C1 550 in
(68) However, if V.sub.FB is above the feedback threshold (V.sub.FB>V.sub.FB_th; option NO 653) the small loop goes back to 652 and waits to hit V.sub.ref-t′2 (peak switching window closed). When it hits/exceeds V.sub.ref-t′2 (option YES 657), the process inhibits the input switching request (block 658). Meanwhile the number of oscillations is checked in conditional block 660 and if counter has reached to the maximum count N. (in one example 4 oscillations), option YES 657, the peak switching window circuit is disabled and timing capacitor C1 is discharged (block 670) and switching request will be based on V.sub.FB hitting V.sub.FB_th (block 675). If the counter has not yet reached to the maximum count N. (option NO 661), then discharges the timing capacitor C1 (block 565) to add up the count number and search for a new peak switching window in the next relaxation ring/oscillation (link 666 going back to start over from 625).
(69) It is appreciated that, as mentioned above, in addition to the “count out” limitation/threshold for the number of relaxation oscillations, there is also a “time out” limitation for the maximum time duration before the process may stop searching for the peak window. The timer is reset at start of each switching cycle at 625 that through link 626 starts the timer 627 and keeps the time of process before the peak switching window search is complete. After the start timer block 627 the conditional block 630 checks if timer has expired (in one example 20 us expiration time or as called timeout). If the timer has not expired (option NO 631), it would continue tracking the time in a short waiting loop going back to 628 until the time expires (option YES 632). The switching window circuit is disabled and timing capacitor C1 is discharged (block 670). Then through link 672 the feedback signal is compared against the feedback threshold in conditional block 675 (V.sub.FB<V.sub.FB_th?). The short waiting loop through option NO 676 waits till V.sub.FB<V.sub.FB_th (option YES 678) that input switching request 690 takes place and the process starts over through 692 to 605 for the next switching cycle.
(70)
(71) In a first case, DCM operation is recognized by the relaxation oscillations 285 that may happen at the end of switching cycle (usually at low loads) around the output voltage V.sub.O 288 (depicted in graph 280 of
(72) If the DCM operation is not detected and at the end of switching cycle still the voltage V.sub.WND (223 in
(73) In a third case of operation of the circuit of
(74) The OR gate 780 (equivalent to OR gate 780 in
(75)
(76) The output winding voltage V.sub.WND 702 from output winding applies to the terminal 703 of the extremum switching request circuitry of the output controller. The falling edge of V.sub.WND 702 while going towards V.sub.WND<0 is detected in block 705 and the generated signals reset the counter count in 708 on N=0 and the timer in 707 on t=0. Comparator 750 receives the charging voltage V.sub.ch (ref to
(77) Comparator 760 receives the charging voltage V.sub.ch on non-inverting input 761 and compares to the threshold V.sub.ref-t′2 on inverting input 762. The output signal 763 goes high at t=t′ 2 764, (ref to signal L2 in
(78) The second input 745 of the OR gate 780 defines the second condition (case 2) for the input switching request is the CCM operation wherein the forward voltage from output winding (V.sub.WND 704), due to the forward drop of the output rectifier, at the end of switching cycle remains below zero potential (below output ground reference) and the input switching request may happen in response to the feedback signal V.sub.FB based on the power converter output regulation requirement. Comparator 740 compares V.sub.WND on inverting input 741 to ground reference (e.g., output ground reference) on non-inverting input 742 and the output signal 743 (logic high at V.sub.WND<0) is coupled to the second input 745 of the OR gate 780.
(79) The third case/condition for the input switching request activation/enabling is through the count-out or time-out signals 713 and 714. Timer 710 keeps the time duration of the process from t=0 up to a maximum time-out t.sub.max (In one example; t.sub.max=20 us). The Counter 711 keeps track of number of relaxation oscillations that the peak (extremum) switching window is detected up to a maximum count-out N.sub.max (In one example; N.sub.max=4 oscillations). Either when the timer 710 is time-out or counter 711 is count-out signal 716, through inverter 717, on input 718 of the AND gate 775 goes logic low and pulls signal 777 at output of AND gate 775 to logic low and prevents response to the extremum switching window signal 744.
(80) Counter 711 receives signal 788 (Add Count; N=N+1) from output 777 of the AND gate 775 which goes high during the extremum switching window. As a result signal 788 may command for adding the count number N=N+1 at either rising or falling edge of signal 777. In one embodiment in addition to the limitation of t.sub.max and N.sub.max other conditions may also be implied. For example when the amplitude of relaxation oscillations is damped and goes below a threshold (e.g., when the oscillation amplitude damps below 1 V) the input switching request would anyway be initiated.
(81) Output 782 of the OR gate 780 by activation of any of above mentioned three cases/conditions pulls the enabling signal U.sub.ENBL to logic high at the first input of AND gate 790. The second input of the AND gate 790 is coupled to the signal 733 at output of feedback comparator 730. When V.sub.FB<V.sub.FB_th, the power converter output is in the regulated condition, signal 733 at output of feedback comparator 730 and on the input 736 of the AND gate 790 is logic high which results in logic high signal 791 at output of AND gate 790 that provides U.sub.CONL signal to the transmitter block 795 and through the isolated communication link/coupling 792 the switching request signal is transmitted to the input controller to command the turn-on of the input switch.
(82)
(83)
(84) The logic block in
(85) When the output winding voltage V.sub.WND exceeds the output voltage V.sub.O at point B the single shot edge trigger block 840 at its input 841 receives a state change (at time t.sub.B) from logic low to logic high 843 to generate a narrow single shot pulse 844 at its output 842. Signal 842 which is a narrow pulse 844 activates and closes switch 845 momentarily and the sample and hold block 860 records (samples and holds) the voltage value V.sub.Ct of the timing capacitor C.sub.t at time t.sub.B (point B′ on graph 880,
(86) A Divider, that in one example could be a resistive divider consisting of equal value resistors 861 and 862 applies half of the voltage V.sub.Ct 885 from the divider middle point 863 to the positive input 871 of the comparator 870 to be compared to the sampled and hold value of V.sub.Ct1. As soon as the timing capacitor voltage reaches to V.sub.Ct2=2 V.sub.Ct1 it indicates the peak (extremum) location on the first ring of relaxation oscillation and the extremum locator/estimator signal 873 at output of comparator 870 goes to logic high.
(87) In one example the condition in CCM operation (V.sub.WND<0), the feedback and regulation requirement (V.sub.FB<V.sub.FB_th) and any extra required feature such as a timeout or count-out conditions may also be considered and included as indicated in example of
(88) The subsequent extrema locations could be detected by various ways. In one example it could be by comparison of time intervals τ3 893 and τ4 894 for the second ring. If required this comparison may continue for the second, third or further oscillations/ringing.
(89) In another example it could be implemented by comparison of the first quarter ring time interval τ1 891 in
(90) It is appreciated that the example circuit diagram illustrated in