High electron mobility transistor and fabrication method thereof
11695067 · 2023-07-04
Assignee
Inventors
- Yen-Hsing Chen (Taipei, TW)
- Yu-Ming Hsu (Changhua County, TW)
- Tsung-Mu Yang (Tainan, TW)
- Yu-Ren Wang (Tainan, TW)
Cpc classification
H01L29/66462
ELECTRICITY
H01L29/7786
ELECTRICITY
H01L29/1066
ELECTRICITY
H01L21/67236
ELECTRICITY
International classification
H01L29/00
ELECTRICITY
H01L21/67
ELECTRICITY
H01L21/768
ELECTRICITY
H01L29/66
ELECTRICITY
Abstract
A high-electron mobility transistor includes a substrate; a channel layer on the substrate; a AlGaN layer on the channel layer; and a P—GaN gate on the AlGaN layer. The AlGaN layer comprises a first region and a second region. The first region has a composition that is different from that of the second region.
Claims
1. A method for fabricating a high-electron mobility transistor (HEMT), comprising: providing a substrate; forming a channel layer on the substrate; forming an AlGaN layer on the channel layer; forming a P—GaN gate on the AlGaN layer; and after forming the P—GaN gate on the AlGaN layer, subjecting the AlGaN layer to a thermal treatment, thereby forming a first region comprising an entire thickness of the AlGaN layer located directly under the P—GaN gate and a second region in the AlGaN layer, wherein the second region does not overlap with the first region in a thickness direction of the AlGaN layer, wherein the first region has a composition that is different from that of the second region, and wherein a thickness of the AlGaN layer in the first region is the same as a thickness of the AlGaN layer in the second region.
2. The method according to claim 1, wherein the thermal treatment is carried in a rapid thermal processing (RTP) chamber, a rapid thermal annealing (RTA) chamber, a furnace, or a MOCVD chamber.
3. The method according to claim 1, wherein the thermal treatment comprises the following conditions: temperatures between 500-1200 degree Celsius for a time period of 1 minute to 2 hours in an atmosphere of H.sub.2, N.sub.2, NH.sub.3, or combinations thereof.
4. The method according to claim 1, wherein after subjecting the AlGaN layer to the thermal treatment, the method further comprises: forming a passivation layer on the second region.
5. The method according to claim 1, wherein the first region is located under the P—GaN gate.
6. The method according to claim 1, wherein the first region has a formula represented by Al.sub.xGa.sub.1-xN, wherein x=0.05-0.25, and the second region has a formula represented by Al.sub.yGa.sub.1-yN, wherein y=0.15-1.0, and wherein y>x.
7. The method according to claim 1, wherein the channel layer comprises GaN or AlGaN.
8. The method according to claim 1 further comprising: before forming the channel layer, forming a buffer layer on the substrate.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
(1)
(2)
(3)
(4)
DETAILED DESCRIPTION
(5) In the following detailed description of the disclosure, reference is made to the accompanying drawings, which form a part hereof, and in which is shown, by way of illustration, specific embodiments in which the invention may be practiced. These embodiments are described in sufficient detail to enable those skilled in the art to practice the invention.
(6) Other embodiments may be utilized and structural, logical, and electrical changes may be made without departing from the scope of the present invention. Therefore, the following detailed description is not to be considered as limiting, but the embodiments included herein are defined by the scope of the accompanying claims.
(7) Please refer to
(8) According to the embodiment of the present invention, the thickness of the AlGaN layer 104 is approximately 8 to 30 nanometers, but is not limited thereto. According to the embodiment of the present invention, the thickness of the P—GaN layer 106 is about 50 to 100 nanometers, for example, preferably 80 nanometers, but not limited thereto.
(9) According to an embodiment of the present invention, the buffer layer 102, the active layer 110, and the P—GaN layer 106 can be deposited by metal organic chemical vapor deposition (MOCVD) or molecular beam epitaxy (MBE) or other methods, which are sequentially formed on the substrate 100 in the first direction D1.
(10) According to an embodiment of the present invention, for example, the buffer layer 102 may include gallium nitride, but is not limited thereto. According to other embodiments of the present invention, the buffer layer 102 may include AlGaN, AlN, AlN/GaN superlattice, or graded AlGaN, but not limited thereto. According to an embodiment of the present invention, for example, a nucleation layer 101, such as AlN, may be optionally formed between the substrate 100 and the buffer layer 102, but is not limited thereto.
(11) According to an embodiment of the present invention, for example, the buffer layer 102 may have a single-layer or multi-layer structure. For example, the substrate 100 may be a conductive substrate. For example, the substrate 100 may be a silicon substrate, but is not limited thereto. According to an embodiment of the present invention, at the interface between the AlGaN layer 104 and the channel layer 103, a two-dimensional electron gas 2DEG is formed in the second direction D2.
(12) As shown in
(13) As shown in
(14) According to an embodiment of the present invention, the first region 104a and the second region 104b of the AlGaN layer 104 are composed of AlGaN in different compositions. This is because after the thermal treatment 200 described above, part of the gallium atoms the in the second region 104b escapes from the aluminum gallium layer 104, while the gallium atoms in the first region 104a does not escape from the AlGaN layer 104 because of the blocking of the P—GaN gate 116. Therefore, the gallium composition of the AlGaN layer 104 in the second region 104b is reduced, and the aluminum composition of the AlGaN layer 104 in the second region 104b is relatively increased. The material of the first region 104a is represented by Al.sub.xGa.sub.1-xN, and the material of the second region 104b is represented by Al.sub.yGa.sub.1-yN, wherein y>x. The advantage of this is that Ron can be reduced and Vth can be maintained.
(15) According to an embodiment of the present invention, the thermal treatment 200 may be performed in a rapid thermal process (RTP) chamber, a rapid thermal annealing (RTA) chamber, a furnace or a metal organic chemical vapor deposition (MOCVD) chamber. According to an embodiment of the present invention, for example, the thermal treatment 200 includes the following conditions: temperatures between 500˜1200 degree Celsius for a time period of about 1 minute to 2 hours in an atmosphere of H.sub.2, N.sub.2, NH.sub.3, or combinations thereof.
(16) According to an embodiment of the present invention, for example, the first region 104a has a molecular formula represented by Al.sub.xGa.sub.1-xN, where x=0.05˜0.25, and the second region 104b has a molecular formula represented by Al.sub.yGa.sub.1-yN, where y=0.15˜1.0. According to an embodiment of the present invention, wherein y>x.
(17) For example, the molecular formula of the first region 104a may be represented by Al.sub.xGa.sub.1-xN, where x=0.05˜0.1, and the molecular formula of the second region 104b may be represented by Al.sub.yGa.sub.1-yN, where 0.1<y≤1.0.
(18) For example, the molecular formula of the first region 104a may be represented by Al.sub.xGa.sub.1-xN, where x=0.1˜0.15, and the molecular formula of the second region 104b may be represented by Al.sub.yGa.sub.1-yN, where 0.15<y≤1.0.
(19) For example, the molecular formula of the first region 104a may be represented by Al.sub.xGa.sub.1-xN, where x=0.15˜0.2, and the molecular formula of the second region 104b may be represented by Al.sub.yGa.sub.1-yN, where 0.2<y≤1.0.
(20) For example, the molecular formula of the first region 104a may be represented by Al.sub.xGa.sub.1-xN, where x=0.2˜0.25, and the molecular formula of the second region 104b may be represented by Al.sub.yGa.sub.1-yN, where 0.25<y≤1.0.
(21) Please refer to
(22) As shown in
(23) According to another embodiment of the present invention, for example, after the thermal treatment 200 is performed, the first region 104a of the AlGaN layer 104 is represented by Al.sub.xGa.sub.1-xN, where x=0.05˜0.1, and the second region 104b is represented by Al.sub.yGa.sub.1-yN, where y=0.2˜0.5.
(24) According to yet another embodiment of the present invention, for example, after the thermal treatment 200 is performed, the first region 104a of the AlGaN layer 104 is represented by Al.sub.xGa.sub.1-xN, where x=0.1˜0.2, and the second region 104b is represented by Al.sub.yGa.sub.1-yN, where y=0.25˜1.0.
(25) In contrast, as shown in
(26) As shown in
(27) According to an embodiment of the present invention, as shown in
(28) One advantage of the present invention is that after forming the P—GaN gate 116 and before forming the passivation layer 302, by performing a thermal treatment 200, a first region 104a and a second region 104b are formed in the AlGaN layer 104. The first region 104a has a different composition from the second region 104b, so that the high electron mobility transistor 1 can have excellent performances of maintained Vth and reduced Ron.
(29) Those skilled in the art will readily observe that numerous modifications and alterations of the device and method may be made while retaining the teachings of the invention. Accordingly, the above disclosure should be construed as limited only by the metes and bounds of the appended claims.