FET with buried gate structure
10388746 ยท 2019-08-20
Assignee
Inventors
- Keisuke Shinohara (Thousand Oaks, CA, US)
- Miguel Urteaga (Moorpark, CA, US)
- Casey King (Ventura, CA, US)
- Andy Carter (Thousand Oaks, CA, US)
Cpc classification
H01L29/41758
ELECTRICITY
H01L29/7786
ELECTRICITY
H01L29/778
ELECTRICITY
H01L29/4236
ELECTRICITY
H01L29/24
ELECTRICITY
H01L29/1066
ELECTRICITY
International classification
H01L29/40
ELECTRICITY
H01L29/16
ELECTRICITY
H01L29/24
ELECTRICITY
H01L29/06
ELECTRICITY
H01L29/423
ELECTRICITY
H01L29/778
ELECTRICITY
Abstract
A FET with a buried gate structure. The FET's gate electrode comprises a plurality of buried gate structures, the tops of which extend above the substrate's top surface and the bottoms of which are buried to a depth at least equal to that of the bottom of the channel layer, or the 2DEG plane within a channel layer for a HEMT, such that the buried gate structures contact the channel layer only from its sides. A head portion above and not in contact with the substrate's top surface contacts the tops of and interconnects all of the buried gate structures. Drain current is controlled by channel width modulation by lateral gating of the channel layer by the buried gates structures. The FET may include at least one field plate which comprises a slit structure in which the field plate is divided into segments.
Claims
1. A field-effect transistor (FET), comprising: a substrate; an epitaxial buffer layer on said substrate; an epitaxial channel layer on said buffer layer; source and drain electrodes on said substrate's top surface; and a gate electrode, comprising: a plurality of buried gate structures, the tops of which extend above said substrate's top surface and the bottoms of which are buried to a depth at least equal to that of the bottom of the current-carrying portion of said channel layer, such that said buried gate structures contact said channel layer only from the sides of said channel layer; and a head portion above and not in contact with the top surface of said substrate and any of said epitaxial layers, and which contacts and interconnects all of said buried gate structures; such that said FET's drain current is controlled only by channel width modulation by lateral gating of the channel layer by said buried gates structures.
2. The FET of claim 1, wherein said FET is a high electron mobility transistor (HEMT) and said current-carrying portion of said channel layer comprises a two-dimensional electron gas (2DEG) plane.
3. The FET of claim 2, further comprising an epitaxial top barrier layer above said channel layer, the bottoms of said buried gate structures buried into said buffer layer or said channel layer.
4. The FET of claim 1, wherein said buried gate structures are cylindrical.
5. The FET of claim 1, wherein said buried gate structures are rectangular.
6. The FET of claim 1, wherein said plurality of buried gate structures lie along a line which is parallel to and between said source and drain electrodes.
7. The FET of claim 6, wherein said plurality of buried gate structures are evenly spaced along said line.
8. The FET of claim 6, wherein the spacing between adjacent buried gate structures is selected to provide a desired set of performance characteristics for said FET.
9. The FET of claim 8, wherein the spacing between said adjacent buried gate structures is selected to provide a desired threshold voltage for said FET.
10. The FET of claim 6, wherein the spacing between adjacent buried gate structures varies along said line as needed to provide desired transfer characteristics for said FET.
11. The FET of claim 1, wherein said FET is a high electron mobility transistor (HEMT) and said channel layer comprises a multi-layered 2DEG channel, said buried gate structures buried to a depth at least equal to the bottom of said multi-layered 2DEG channel.
12. The FET of claim 1, wherein said FET is a metal-semiconductor field-effect transistor (MESFET), comprising: an epitaxial buffer layer on said substrate; and said channel layer on said buffer layer.
13. The FET of claim 1, wherein said buried gate structures comprise metals, or p-type semiconductors (p-type NiO material, p-type GaN material, p-type CuS material, or a stack comprising a gate dielectric and a metal.
14. The FET of claim 13, wherein said metals comprise Pt, Ni, or Au.
15. The FET of claim 13, wherein said stack comprises Al.sub.2O.sub.3/Pt or HfO.sub.2/Pt.
16. The FET of claim 1, wherein said buried gate structures comprise p-type NiO material.
17. The FET of claim 1, wherein said buried gate structures comprise p-type GaN material.
18. The FET of claim 1, wherein said buried gate structures comprise p-type CuS material.
19. The FET of claim 1, further comprising a dielectric material between said substrate's top surface and said head portion.
20. The FET of claim 19, wherein said dielectric material comprises SiN, SiO.sub.2, or BCB.
21. The FET of claim 1, further comprising side recesses or side implanted regions adjacent to and on the source side of said buried gate structures, such that parasitic gate-source capacitance that might otherwise be present is reduced.
22. A high electron mobility transistor (HEMT), comprising: a substrate; an epitaxial buffer layer on said substrate; an epitaxial channel layer comprising a 2DEG plane formed inside the channel layer on said buffer layer; an epitaxial top barrier layer on said channel layer; source and drain electrodes on the top surface of said top barrier layer; and a gate electrode, comprising: a plurality of buried gate structures, the tops of which extend above said top barrier layer's top surface and the bottoms of which are buried to a depth at least equal to that of the bottom of said 2DEG plane, such that said buried gate structures contact said 2DEG channel layer only from the sides of said 2DEG channel layer; and a head portion above and not in contact with said top barrier layer's top surface or any of said epitaxial layers, and which contacts and interconnects all of said buried gate structures; such that said HEMT's drain current is controlled only by channel width modulation by lateral gating of said 2DEG channel layer by said buried gate structures.
23. The HEMT of claim 22, wherein said channel layer comprises a multi-layered 2DEG channel, said buried gate structures buried to a depth at least equal to the bottom of said multi-layered 2DEG channel.
24. A metal-semiconductor field-effect transistor (MESFET), comprising: a substrate; an epitaxial buffer layer on said substrate; an epitaxial channel layer on said buffer layer; source and drain electrodes on the top surface of said channel layer; and a gate electrode, comprising: a plurality of buried gate structures, the tops of which extend above the top surface of said substrate and any of said epitaxial layers, and the bottoms of which are buried to a depth at least equal to that of the bottom of said channel layer, such that said buried gate structures contact said channel layer only from the sides of said channel layer; and a head portion above and not in contact with said channel layer's top surface which contacts and interconnects all of said buried gate structures; such that said MESFET's drain current is controlled only by channel width modulation by lateral gating of said channel layer by said buried gate structures.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
(1)
(2)
(3)
(4)
(5)
(6)
(7)
DETAILED DESCRIPTION OF THE INVENTION
(8) An exemplary embodiment of a conventional FET is shown in
(9) One possible embodiment of a FET with a buried gate structure is shown in
(10) A top view of the HEMT shown in
(11) When the FET is a HEMT as illustrated in
(12) The depth to which the buried gate structures should be buried depends on the device type. As noted above, for a HEMT, the bottoms of the gate structures should be buried to a depth at least equal to the bottom of the current-carrying 2DEG plane in the channel layer. If the device is a MESFET, the buried gate structure could be buried to a depth at least equal to the bottom of the channel layer. In general, the buried gate structures must be buried deep enough so that they contact the current-carrying portion of the channel layer only from its sides, such that the FET's drain current is controlled by channel width modulation by lateral gating of the current-carrying layer by the buried gates structures.
(13) As noted above, a FET employing buried gate structures as described herein controls drain current via channel width modulation, by laterally gating the channel layer. The laterally extended depletion region under the channel enhances electrostatic isolation, and reduces leakage current and drain-induced barrier lowering (DIBL) in off-state; it also reduces output conductance in on-state, thereby improving transistor gain. Effective source and drain resistances are very small ( those of planar HEMTs) because the source and drain contact width is wider than the effective channel width, thereby reducing the knee voltage. In addition, having no contact between the top of substrate 30 and head portion 44 suppresses the electron trapping effect during large signal operation, and eliminates the inverse piezoelectric effect.
(14) The buried gate structures can have any of a number of shapes. For example, the structures may be cylindrical, as shown in
(15) As shown in
(16) The buried gate structures can also be fabricated such that the pitch is not fixed, but rather varies from one pair of adjacent buried gate structures to another. This is illustrated in
(17) In this example, buried gate structures 50 are rectangular, and do not lie along a line which is parallel to and between source and drain electrodes. In addition, the pitch between buried gate structures 50 is not constant. For example, the distance between structures 58 and 60 is different from that between structures 60 and 62. Varying the pitch in this way can be used to provide desired transfer characteristics for the FET. For example, the spacing between the buried gate structures may be selected such that, when superposed, a desired I-V curve, transconductance (gm) and its derivatives (gm2 and gm3), and/or threshold voltage (V.sub.th) is achieved. The buried gate structures are preferably fabricated using electron beam lithography, which enables extremely accurate control of the size of the structures and the pitch between them.
(18) As noted above, a FET per the present invention can be a HEMT, in which case the channel layer comprises a 2DEG channel layer and the buried gate structures are buried to a depth at least equal to the bottom of the 2DEG plane. As illustrated in the perspective and sectional views shown in
(19) The gap 82 between the top of the substrate and the bottom of gate electrode head portion 80 may be simply an air-filled void, as shown in
Ch=(dielectric constant of the dielectric material)LgWch/(thickness of the dielectric material).
The dielectric material layer is thick enough when Ch<0.1Cj; i.e., when Ch is less than 10% of the Cj.
(20)
(21) As shown in
(22) FETs in accordance with the present invention may also comprise at least one field plate between the gate and drain electrodes, each of which comprises a slit structure in which the field plate is divided into multiple segments. A typical embodiment is shown in
(23) In practice, the FET formed by the source, drain, and buried gate structures 110 functions as a first FET, and the field plate segments 116 operate as a gate electrode for a second FET connected in series with the first FET. As noted above, the spacing between buried gate structures 110 affects the threshold voltage of the overall device. However, the spacing between field plate segments 116 can be selected to provide a desired threshold voltage for the second FET. The slit field plate is typically connected to the gate or source electrodes.
(24) The buried gate structures can be made from a number of different materials, including, for example, metals (such as Pt, Ni, Au), p-type semiconductors (p-type NiO material, p-type GaN material, p-type CuS material, or a stack comprising a gate dielectric and a metal (such as Al.sub.2O.sub.3/Pt, HfO.sub.2/Pt). The buried gate material can be deposited using, for example, atomic layer deposition (ALD). If p-type semiconductor material is used, normally-off operation (no drain current at zero-gate bias) is provided, which is preferred for power switch applications.
(25) As noted above, the present FET structure may be used to form, for example, HEMTs or MESFETs. HEMTs that might employ the device structure described herein might be formed from various combinations of substrates and epitaxial layer materials. Several possible material combinations are listed below; other combinations may also be possible.
(26) 1. AlGaN barrier/GaN channel/GaN or AlGaN buffer on SiC, Si, GaN, AlN, sapphire, or diamond substrate
(27) 2. AlGaAs barrier/InGaAs channel/GaAs or AlGaAs buffer on GaAs substrate
(28) 3. InAlAs barrier/InGaAs channel/InP or InAlAs buffer on InP substrate
(29) 4. (AlGa).sub.2O.sub.3 barrier/Ga.sub.2O.sub.3 channel/Ga.sub.2O.sub.3 buffer on Ga.sub.2O.sub.3 substrate
(30) The present device structure might also be a feature of a MESFET, which would typically include an epitaxial buffer layer on the substrate and an epitaxial channel layer on the buffer layer. MESFETs that employ the device structure described herein can be formed from various combinations of substrates and epitaxial layer materials. Several possible material combinations are listed below; other combinations may also be possible.
(31) 1. N-type GaN channel/GaN or AlGaN buffer on SiC, Si, GaN, AlN, sapphire, or diamond substrate
(32) 2. N-type GaAs channel/GaAs or AlGaN buffer on GaAs substrate
(33) 3. N-type InGaAs channel/InP or InAlAs buffer on InP substrate
(34) 4. N-type Ga.sub.2O.sub.3 channel/Ga.sub.2O.sub.3 buffer on Ga.sub.2O.sub.3 substrate
(35) GaN/AlGaN is a preferred material system for high power RF applications, due to its high bandgap and breakdown characteristics, and its robust reaction to strong electric fields.
(36) As noted above, the bottoms of the present gate structures are buried to a depth at least equal to the bottom of the two-dimensional electron gas (2DEG) plane in the channel layer (for a HEMT), or to a depth at least equal to the bottom of the channel layer (for a MESFET), such that the buried gate structures contact the channel layer only from its sides. This is illustrated in
(37) A MESFET is shown in
(38) Another type of FET for which the present buried gate structures might be employed is a FET consisting of one or more two-dimensional semiconductor layers. These atomically thick layers may comprise materials such as graphene, MoS.sub.2, black phosphorus, MoSe.sub.2, and WSe.sub.2. Such a FET can have a single or multiple two-dimensional semiconductor layers. An exemplary embodiment of such a FET is shown in
(39) The embodiments of the invention described herein are exemplary and numerous modifications, variations and rearrangements can be readily envisioned to achieve substantially equivalent results, all of which are intended to be embraced within the spirit and scope of the invention as defined in the appended claims.