DRIVING CIRCUIT

20220415242 ยท 2022-12-29

    Inventors

    Cpc classification

    International classification

    Abstract

    A driving circuit that includes a timing controller, a selecting module connected to the timing controller, and a level shifter connected to the selecting module, wherein the timing controller includes N pins, each of the pins provides a clock signal, and N is a positive integer; the selecting module includes N selecting units, an input terminal of each of the selecting units is connected to a corresponding pin of the timing controller, output terminals of each of the selecting units are connected to M input pins of the level shifter, and M is greater than or equal to 2. The driving circuit according to the present invention individually passes clock signals of a timing controller through selecting units and outputs to a level shifter, and pins of the timing controller can be substantially saved.

    Claims

    1. A driving circuit, comprising a timing controller, a selecting module connected to the timing controller, and a level shifter connected to the selecting module, wherein: the timing controller comprises N pins, each of the pins provides a clock signal, and N is a positive integer; the selecting module comprises N selecting units, an input terminal of each of the selecting units is connected to a corresponding pin of the timing controller, output terminals of each of the selecting units are connected to M input pins of the level shifter, and M is greater than or equal to 2.

    2. The driving circuit as claimed in claim 1, wherein each of the selecting units comprises M switch transistors, each input terminal of the switch transistors is connected to a corresponding pin of the timing controller, and each output terminal of the switch transistors is connected to a corresponding input pin of the level shifter.

    3. The driving circuit as claimed in claim 2, comprising a control unit, wherein the control unit comprises M output terminals connected to control terminals of the M switch transistors, respectively, to control an on/off state of the M switch transistors.

    4. The driving circuit as claimed in claim 3, wherein each of the selecting units comprises two switch transistors, a first switch transistor and a second switch transistor, input terminals of the first switch transistor and the second switch transistor are connected to a same corresponding pin of the timing controller, and output terminals of the first switch transistor and the second switch transistor are connected to a corresponding input pin of the level shifter, respectively.

    5. The driving circuit as claimed in claim 4, wherein the control unit comprises two output terminals electrically connected to the first switch transistors and the second switch transistors, respectively, to control an on/off state of the first switch transistors and the second switch transistors; the control unit controls the first switch transistors to turn on such that the timing controller outputs the clock signal sequentially to corresponding input pins of the level shifter connected to output terminals of the first switch transistors through the first switch transistors; the control unit controls the first switch transistors to turn off after delaying a first time when the first switch transistors are turned on, and controls the second switch transistors to turn on such that the timing controller outputs the clock signal sequentially to corresponding input pins of the level shifter connected to output terminals of the second switch transistors through the second switch transistors.

    6. The driving circuit as claimed in claim 4, comprising a delay unit, wherein an input terminal of the delay unit is electrically connected to a second output terminal of the control unit, and an output terminal of the delay unit is electrically connected to control terminals of the second switch transistors.

    7. The driving circuit as claimed in claim 1, wherein the driving circuit is a gate driver on array (GOA) driving circuit.

    8. The driving circuit as claimed in claim 1, wherein the first switch transistors and the second switch transistors are metal-oxide-semiconductor field-effect transistors (MOSFETs).

    9. The driving circuit as claimed in claim 8, wherein the first switch transistors and the second switch transistors are n-type MOSFETs.

    10. The driving circuit as claimed in claim 8, wherein the first switch transistors and the second switch transistors are p-type MOSFETs.

    11. A driving circuit, comprising a timing controller, a selecting module connected to the timing controller, and a level shifter connected to the selecting module, wherein: the timing controller comprises N pins, each of the pins provides a clock signal, and N is a positive integer; the selecting module comprises N selecting units, an input terminal of each of the selecting units is connected to a corresponding pin of the timing controller, output terminals of each of the selecting units are connected to M input pins of the level shifter, and M is greater than or equal to 2; wherein each of the selecting units comprises M switch transistors, each input terminal of the switch transistors is connected to a corresponding pin of the timing controller, and each output terminal of the switch transistors is connected to a corresponding input pin of the level shifter.

    12. The driving circuit as claimed in claim 11, comprising a control unit, wherein the control unit comprises M output terminals connected to control terminals of the M switch transistors, respectively, to control an on/off state of the M switch transistors.

    13. The driving circuit as claimed in claim 12, wherein each of the selecting units comprises two switch transistors, a first switch transistor and a second switch transistor, input terminals of the first switch transistor and the second switch transistor are connected to a same corresponding pin of the timing controller, and output terminals of the first switch transistor and the second switch transistor are connected to a corresponding input pin of the level shifter, respectively.

    14. The driving circuit as claimed in claim 13, wherein the control unit comprises two output terminals electrically connected to the first switch transistors and the second switch transistors, respectively, to control an on/off state of the first switch transistors and the second switch transistors; the control unit controls the first switch transistors to turn on such that the timing controller outputs the clock signal sequentially to corresponding input pins of the level shifter connected to output terminals of the first switch transistors through the first switch transistors; the control unit controls the first switch transistors to turn off after delaying a first time when the first switch transistors are turned on, and controls the second switch transistors to turn on such that the timing controller outputs the clock signal sequentially to corresponding input pins of the level shifter connected to output terminals of the second switch transistors through the second switch transistors.

    15. The driving circuit as claimed in claim 13, comprising a delay unit, wherein an input terminal of the delay unit is electrically connected to a second output terminal of the control unit, and an output terminal of the delay unit is electrically connected to control terminals of the second switch transistors.

    16. The driving circuit as claimed in claim 11, wherein the driving circuit is a gate driver on array (GOA) driving circuit.

    17. The driving circuit as claimed in claim 11, wherein the first switch transistors and the second switch transistors are metal-oxide-semiconductor field-effect transistors (MOSFETs).

    18. The driving circuit as claimed in claim 17, wherein the first switch transistors and the second switch transistors are n-type MOSFETs.

    19. The driving circuit as claimed in claim 17, wherein the first switch transistors and the second switch transistors are p-type MOSFETs.

    Description

    DESCRIPTION OF DRAWINGS

    [0017] In order to further understand features and technical contents of the present invention, please refer to the following detailed description and accompanying drawings of the present invention. However, the accompanying drawings are used for purpose of explanation and do not limit the present invention.

    [0018] With reference to the following drawings, the technical approach and other beneficial effects of the present invention will be obvious through describing embodiments of the present invention in detail.

    [0019] The drawings are as the following.

    [0020] FIG. 1 is a schematic diagram of a driving circuit according to the present invention.

    [0021] FIG. 2 is a timing diagram of clock signals input to a panel by the driving circuit according to the present invention.

    DETAILED DESCRIPTION OF PREFERRED EMBODIMENTS

    [0022] In order to further describe the technical approach and the effects of the present invention, the following describes in detail with reference to advantageous embodiments and the accompanying drawings of the present invention.

    [0023] The present invention directs to the technical problem that in a conventional gate driver on array (GOA) driving circuit, an amount of pins of a timing controller cannot efficiently satisfy an amount of pins of a level shifter, and the present embodiment can resolve this drawback.

    [0024] FIG. 1 is a schematic diagram of a driving circuit according to the present invention. The driving circuit includes a timing controller 10, a selecting module 20 connected to the timing controller 10, and a level shifter 30 connected to the selecting module 20, wherein the timing controller 10 includes N pins P, each of the pins P provides a clock signal, and N is a positive integer; the selecting module 20 includes N selecting units 21, an input terminal of each of the selecting units 21 is connected to a corresponding pin P of the timing controller 10, output terminals of each of the selecting units 21 are connected to M input pins I of the level shifter 30, and M is greater than or equal to 2.

    [0025] Each of the selecting units 21 includes M switch transistors, each input terminal of the switch transistors is connected to a corresponding pin P of the timing controller 10, and each output terminal of the switch transistors is connected to a corresponding input pin I of the level shifter 30.

    [0026] The driving circuit further includes a control unit 40, wherein the control unit 40 includes M output terminals connected to control terminals of the M switch transistors, respectively, to control an on/off state of the M switch transistors.

    [0027] The selecting module 20 is constituted by the selecting units 21. In the present embodiment, each of the selecting units 21 includes two switch transistors, a first switch transistor S1 and a second switch transistor S2, input terminals of the first switch transistor S1 and the second switch transistor S2 are connected to a same corresponding pin P of the timing controller 10, and output terminals of the first switch transistor S1 and the second switch transistor S2 are connected to a corresponding input pin I of the level shifter 30, respectively. The first switch transistors S1 and the second switch transistors S2 are metal-oxide-semiconductor field-effect transistors (MOSFETs). In one embodiment, the first switch transistors S1 and the second switch transistors S2 are n-type MOSFETs. In other embodiments, the first switch transistors S1 and the second switch transistors S2 can also be p-type MOSFETs.

    [0028] The timing controller 10 provides clock signals through the N pins P. In the present embodiment, an amount of the pins P is six; however, an amount of the pins P can also be other amounts. The pins P have clock signals different from each other in phase. In the present embodiment, a clock signal of the pin P2 lags with respect to a clock signal of the pin P1 in phase, a clock signal of the pin P3 lags with respect to a clock signal of the pin P2 in phase, and so on.

    [0029] FIG. 2 is a timing diagram of clock signals input to a panel by the driving circuit according to the present invention. After a rising edge of a start signal ST, the timing controller 10 begins to provide clock signals, the pins P have clock signals different from each other in phase, and hence the clock signals have several delay times DT with respect to the start signal ST. When the first switch transistor S1 is turned on, clock signals of the pins P are transmitted to a part of the input pins I, I1-I6, and after passing through the level shifter 30, waveforms of CK1-CK6 in FIG. 2 are output.

    [0030] The control unit 40 includes two output terminals electrically connected to the first switch transistors S1 and the second switch transistors S2, respectively, to control an on/off state of the first switch transistors S1 and the second switch transistors S2; the control unit 40 controls the first switch transistors S1 to turn on such that the timing controller 10 outputs the clock signal sequentially to corresponding input pins of the level shifter 30 connected to output terminals of the first switch transistors S1 through the first switch transistors S1; the control unit 40 controls the first switch transistors S1 to turn off after delaying a first time DT1 when the first switch transistors S1 are turned on, and controls the second switch transistors S2 to turn on such that the timing controller 10 outputs the clock signal sequentially to corresponding input pins I of the level shifter 30 connected to output terminals of the second switch transistors S2 through the second switch transistors S2.

    [0031] When the second switch transistor S2 is turned on, clock signals of the pins P are transmitted to the rest of the input pins I, I7-I12, and after passing through the level shifter 30, waveforms of CK7-CK12 in FIG. 2 are output. The driving circuit further includes a delay unit 50, wherein an input terminal of the delay unit 50 is electrically connected to a second output terminal R2 of the control unit 40, and an output terminal of the delay unit 50 is electrically connected to control terminals of the second switch transistors S2.

    [0032] Beneficial effects: The driving circuit according to the present invention, by modifying a control circuit, individually passes clock signals of a timing controller through selecting units and outputs to a level shifter. Because of repeated use of pins of the timing controller, pins of the timing controller can be substantially saved.

    [0033] Although the present invention has been explained in relation to its preferred embodiment, it does not intend to limit the present invention. It is obvious to those skilled in the art having regard to this present invention that other modifications of the exemplary embodiments beyond these embodiments specifically described here may be made without departing from the spirit of the invention. Accordingly, such modifications are considered within the scope of the invention as limited solely by the appended claims.