SUPER-SATURATION CURRENT FIELD EFFECT TRANSISTOR AND TRANS-IMPEDANCE MOS DEVICE
20190252382 ยท 2019-08-15
Assignee
Inventors
Cpc classification
H01L27/0207
ELECTRICITY
H01L21/823814
ELECTRICITY
H03F3/45179
ELECTRICITY
International classification
H03F1/08
ELECTRICITY
H01L27/02
ELECTRICITY
Abstract
The present invention relates to an improvement to a current field effect transistor and trans-impedance MOS devices based on a novel and inventive compound device structure, enabling a charge-based approach that takes advantage of sub-threshold operation, for designing analog CMOS circuits. The present invention further relates to a super-saturation current field effect transistor (xiFET), having a source, a drain, a diffusion, a first gate, and a second gate terminals, in which a source channel is defined between the source and diffusion terminals, a drain channel is defined between the drain and diffusion terminals. The first gate terminal is capacitively coupled to the source channel; and the second gate terminal is capacitively coupled to said drain channel.The diffusion terminal receives a current causing change in diffused charge density throughout said source and drain channel. The xiFET provides a fundamental building block for designing various analog circuites.
Claims
1. A field effect transistor comprising: a. a source diffusion connected to a source terminal; b. a drain diffusion connected to a drain terminal; c. a third diffusion connected to a bidirectional current terminal (iPort), interposed between the source and drain diffusions, defining a source channel segment between the source diffusion and the third diffusion, and a drain channel segment between the drain diffusion and the third diffusion; d. a gate capacitively coupled with the source channel segment and the drain channel segment, wherein a ratio of a width to a length of the source channel segment and a ratio of a width to a length of the drain channel segment are different.
2. The field effect transistor of claim 1, wherein a trans-resistance of the field effect transistor is established by a ratio of: a. the ratio of the width and the length of the drain channel segment; and b. the ratio of the width and the length of the source channel segment.
3. The field effect transistor of claim 2, wherein a current applied at the bidirectional current terminal is converted to a voltage by the trans-resistance.
4. A field effect transistor comprising: a. a source diffusion connected to a source terminal; b. a drain diffusion connected to a drain terminal; c. an intermediate diffusion connected to an intermediate bidirectional current terminal (iPort), the intermediate diffusion interposed between the source and drain diffusions, and defining a source channel segment between the source diffusion and the intermediate diffusion, and a drain channel segment between the drain diffusion and the intermediate diffusion; d. a first gate terminal capacitively coupled with the source channel segment; and e. a second gate terminal capacitively coupled with the drain channel segment, a ratio of a width to a length of the source channel segment and a ratio of a width to a length of the drain channel segment are different.
5. The field effect transistor of claim 4, wherein a trans-resistance of the field effect transistor is established by a ratio of: a. the ratio of the width and the length of the drain channel segment; and b. the ratio of the width and the length of the source channel segment.
6. The field effect transistor of claim 5, wherein a current applied at the bidirectional current terminal is converted to a voltage by the trans-resistance.
Description
BRIEF DESCRIPTION OF FIGURES:
[0065]
[0066]
[0067]
[0068]
[0069]
[0070]
[0071]
[0072]
[0073]
[0074]
[0075]
[0076]
[0077]
[0078]
[0079]
[0080]
[0081]
[0082]
[0083]
[0084]
[0085]
[0086]
[0087]
[0088]
[0089]
[0090]
[0091]
[0092]
[0093]
[0094]
[0095]
[0096]
[0097]
[0098]
[0099]
[0100]
[0101]
DETAILED DESCRIPTION OF THE INVENTION
[0102] A MOS structure referred to herein as an iFET, where the letter i refers to a current and FET refers to a Field Effect Transistor, is the enabling element of several high performance and novel designs of the present invention. The present invention is based on the addition of a direct connection to a mid-point in a Field Effect Transistor (or FET) channel and the realization that this is a low impedance port (current port, or herein referred to as iPort) providing a bidirectional current sink/source mid-channel with a very low input impedance at a low saturation voltage, and additionally connecting reciprocal iFETs pairs of opposite conductivity type (P-type & N-type) interconnected to take advantage of their complementary nature to operate as a team and symmetry to self-bias near the midpoint between power supplies. In addition, the relative strength of the first and second channels of the iFETs can be adjusted (threshold choice, relative sizing, and doping profiles) to tailor the gain, speed, quiescent current and input impedance of such a complementary iFET (or CiFET) compound device of the present invention.
[0103] The iFET, with its iPort provides an uncommon and unexpected solution to the compensation problem, and then continues to provide new or alternative solutions to other old problems, exceeding industry expectations. The advantages of operating circuits in weak inversion have long been known but, so also have the problems. The CiFET enables circuits to exploit the high gain and wider dynamic range available in weak inversion, without sacrificing superior speed performance. The CiFET compound device provides a standard active IC gain device that is superior to ordinary analog MOSETs making digital ICs host analog functionality. It is not a tradeoff.
[0104] The following is a list of some of the unusual aspects of a CiFET based circuit, including, but not limited to: [0105] Operates at low power supply voltage; [0106] High gain; [0107] Extremely linear; [0108] Very high speed (wide band); [0109] Self-Biasing; [0110] Low noise; [0111] Quick recovery (DC); [0112] Uses all digital parts and processes; [0113] iPorts respond to charge (things in nature are charge based) rather than Volts across a Resistance; and [0114] iPort has wide dynamic range with constant gain in an open loop.
[0115] Referring to
[0116] The gate control terminal 27a or 27b operates like a conventional MOSFET insulated gate, with its high input impedance and a characteristic Trans-conductance (g.sub.m) transfer function. Typical values of (g.sub.m) for a small-signal MOSFET transistor are 1 to 30 millisiemens (1 millisiemen=1/1 K-ohm) each, a measure of Trans-conductance.
[0117] The iPort control terminal 21a or 21b is low impedance with respect to the source terminal 24a or 24b, and has a transfer function that looks more like beta () of a bipolar transistor, but is actually Trans-resistance (or r.sub.m), or more generally, especially at high frequencies, Trans-impedance, measured in K-ohms, where the output voltage is a consequence of an input current. Depending on the channel sizing ratio of the CiFET the typical resistance values (or values of r.sub.m) for a small-signal iFET transistor 200 are from 1 K to 4 M, a measure of Trans-resistance. Current input to voltage output (Trans-impedance) is the basis for the assertion that 1 A in will yield an output of 100 mV (or a gain of 100,000:1) at a large signal level, or 1 pA in will yield an output of 100 nanoV (or a gain of 100,000:1) in a low noise amplifier (or LNA) (both results from the same circuit and linear over this dynamic range).
[0118] These values have been shown to remain true for a single minimum sized iFET, with inputs from 1 pico-ampere to 10 micro-amperes, using the same circuit in simulation. In 180 nm CMOS construction the noise floor limits measurements below about 10 pico-amps. iFETS can be constructed with different length to width proportions with very predictably differing results.
[0119] High gain, uncharacteristic or surprising results differing from the state of the art designs, is the result of the Weak inversion characteristics of the source channel 23b of the iFET 200 operating in a highly ionized super-saturation mode of
[0120] Speed in this super-saturated source channel 23b is not limited by the transit time of carriers along the channel 23b, but the high concentration of ionized charge carriers in the active channel only have to push the surrounding charge a little as charge is either added or removed from the channel 23b by means of the iPort control terminal 21b, resulting in a diffusion current which is defined by exponential relationship as has been realized when a MOSFET is operated in weak-inversion. This is in contrast to an electric field causing the charge to transit the channel, which is a square-law function of the gate control voltage. In this configuration, speed is faster than logic built from the same fundamental transistors and unhampered by the Weak inversion stage that has higher gains like bipolar transistors. As opposed to bipolar transistors, control current can go either in or out of the iPort control terminal 21b as well as operate with no iPort current, which is useful for creating a self-bias operating point.
[0121] Lower noise is facilitated by the self-biased operating point. Here the potential at drain terminal 29a or 29b is the same as potential at the gate control terminal 27a or 27b, greatly reducing the pinch-off effect found in conventional analog circuit designs.
[0122] The iFET 200, because of the common gate connection over the source channel 23a/23b and the drain channel 25a/25b, places a higher than expected voltage on the gate control terminal 27a/27b (or GS) of the source terminal 24a/24b or source channel 23a/23b. This higher than expected voltage is responsible for a much thicker and deeper (lower resistance highly ionized) conduction layer, allowing the majority of carriers to avoid the traps in the surface of the crystal lattice, hencemuch lower noise similar to the manner in which a junction field effect transistor (or j-FET) conduction channel is located below the surface.
[0123] Trans-resistance (r.sub.m) is the dual of Trans-conductance (g.sub.m). When you look up Trans-resistance, most of the references are to inductors and capacitors, suggesting that the iFET may be useful in synthesizing inductors.
[0124] The iFET works in the following ways: A low noise amplifier requires a low impedance channel. A low impedance channel is low in voltage gain while high in current gain. To establish voltage gain, a second stage, operating as a current to voltage converter, is required. A cascaded pair provides such a configuration. Biasing requirements for a cascaded pair preclude its use at low voltage unless a solution for the biasing problem is found. The iFET provides the solution to this problem through self-biasing of a complementary pair. The impedance of the channel can be designed to accommodate the impedance of the particular signal source driving it (see later section on ratio).
[0125] Regarding FETs in general, carriers are attracted to the surface by the gate field, a low gate voltage creates a thin surface-layer on the channel (where the conductivity takes place) while a higher gate voltage creates a thicker under-layer. The thin layer of carriers is impeded by the non-uniform surface defects resulting in electrical noise, while a thicker layer of carriers finds a smoother path below the surface, thus reducing total electrical noise. This indicates that higher gate voltage translates to lower noise.
[0126] Referring to
[0127] Injection current I.sub.inj introduced into the iPort control terminal 21b increases the diffused charge (number of carriers per volume) over and in the source channel 23b, thus making the source channel 23b even more conductive. The rate of conductivity change is exponential, similar to that found in weak inversion. This exponential rate of conductivity change is due to the low voltage gradient along the source channel 23b (source terminal 24b to iPort control terminal 21b voltage gradient).
[0128] The iFET exponential relationship between source channel 23b charge and gate voltage 27b provides access to log functionality, where the addition of two log functions is equivalent to multiplication. A reverse anti-log, or reverse-exponential, operation recovers the analog output through the opposing complementary iFET channel. Such exponential relationship may be used for various low noise amplifier applications. The exponential relationship is also responsible for the wider dynamic range of these iFET circuits.
[0129] Again, referring to the source region in
[0130] The drain channel 25a of the iFET 200 of
[0131] Diffusion regions around the source region 24a of the iFET 200, operating at a low voltage, has lower voltage gain but it also has low noise. Diffusion region around the drain terminal 29a, operating at a higher voltage, provides the desired voltage gain with a minimal noise contribution, due to the drain voltage being the same as the gate voltage V.sub.g. This voltage equality is contributed by a unique biasing construct, to be explained hereinafter.
[0132]
Non-Inverting Nature
[0133] Regarding the iPort control terminal, in the case of both the N-channel and P-channel devices, a positive current into the iPort control terminal displaces an equivalent current coming in through the drain channel, causing the drain (output) connection to move in a positive voltage directionthus the non-Inverting nature of the iPort input.
[0134] The iPorts also operate as a current inverter as opposed to a conventional current mirror.
[0135] Interestingly, unlike other semiconductor devices, a negative current can be extracted from the iPort, causing a drain (output) shift in the negative direction. Zero input current is also valid.
Proper Bias
[0136] An iFET 200 (as shown in
Symmetry
[0137] A P-channel device can be constructed and behaves in a similar fashion to its N-channel counterpart.
[0138] It should be emphasized that while the gate input is inverted with respect to the drain, the iPort is NOT inverted.
The CiFET Amplifier is the Basic Analog-in-DIGITAL Building Block:
[0139] While a single iFET has interesting characteristics on its own, a complementary pair of iFETs (or CiFET) prove to be much more beneficial. Using the opposite semiconductor type iFET as a load device conveniently provides the opposing iFET its bias and in addition has the advantage of balancing out (linearizing) the inherent non-linarites of MOSFET operation. For instance, the high-gain exponential characteristics of the source channel's super-saturated operation are linearized over an extremely wide dynamic range.
[0140] The resulting complementary device (the seminal CiFET cell) is arguably the highest possible power gain-bandwidth MOSFET amplifier stage possible. For instance, looking into either iPort, the super-saturated source channel input impedance is a relatively low number constant resistance. This converts any input current into a small input voltage, which calculates out to be a very high voltage gain transfer function implemented by the high number rm trans-resistance. In addition, the sub-surface operation of the super-saturated source channel may operate with the lowest noise possible for any MOS device. The drain channel also maximally operates below its surface defects for low noise. In the end it is all about signal-to-noise ratio.
[0141]
[0142] Referring to
[0143]
[0144] Referring to
[0145]
[0146] In many analog circuits, biasing is a problem. Using iFETs in complementary pairs (31g & 32g) as shown in
[0147] In the Behavioral Model as shown in
[0148] The output (V.sub.out 39f) is a low-impedance source follower common-gate FET configuration that can deliver its voltage with the necessary current to drive the following circuit.
[0149] The iPort input is a constant low resistance termination (related to r.sub.m but much lower) with a constant offset voltage, CTAT Ref, PTAT Ref, of about 1 mV to 100 mV from their respective power supply rail. This offset voltage is a bandgap reference, established by the ratio of the drain channel to source channel strength.
[0150] A standard CiFET compound device cell can be physically constructed and instantiated like a logic cell for designing analog. Normally this is the only active circuit component needed. Like a transistor, but the CiFET cell does everything needed for an active component.
[0151] How then is the proper bias voltage produced? The simplest way of generating the bias voltage is to use iFETs in complementary pairs, NiFET 31g and PiFET 32g, creating an inverting device as shown in
[0152] Since the complementary pair of iFETs 31g and 32g is self-biased, any parametric factors are auto-compensated, for changes in operating environment. Because of inherent matching between adjacent parts on an IC, the bias generator can be used to bias other iFETs nearby. The real-time self-biasing circuit corrects for parametric changes (in various forms).
[0153] Each of the transistors in an inverter of the present invention acts as a dynamic load for its complement, allowing the gate voltage to be significantly higher than the traditional bias point of an analog circuit gate. With the complementary iFET compound device's higher than normal gate voltage, the source conduction channel is deep, yielding lower noise.
[0154] The dominant noise source in a traditional analog circuit is related to pinch-off. Biasing the drain (or output) at the same voltage as the gate (zero differential) causes the drain conduction channel to avoid the channel pinch-off (shallow channel) phenomena usually encountered in analog circuits. Another way of stating this is: a transistor gets noisier as the drain approaches its design maximum voltage, the self-biased inverter operates its transistors at around half the design maximum voltage and the gate is at the same voltage as the drain (zero differential), therefore the self-biased inverter is MUCH quieter.
[0155] The operation of the CiFET amplifier differs from the operation of a conventional analog amplifier, with its current mirror loads, in that:
[0156] The Source channel has an extremely small (100 mv) voltage from source terminal to iPort control terminal while the Gate terminal is at V.sub.supply. This puts the iFET Source channel into Super-Saturation, a condition similar to weak inversion but with high Gate overdrive. Gate overdrives resulting in an unusually thick conduction layer and along with a low Source to iPort voltage resulting in that conduction layer remaining thick all the way along the channel. Notice the differences in the thickness between the conduction channel 10s in
[0157] The Drain channel 25b operates with its' drain terminal 29b at Vmax, greatly reducing the pinch-off (and DIBBL) effect. This reduced pinch-off condition is further enhanced by the fact that the Gate terminal is operated at V.sub.supply (same as Vmax), meaning no potential difference between the Drain 29b and the Gate 27b.
[0158] Another important aspect of the CiFET compound device is its current input that frees it from the speed robing effects of parasitic capacitance.
[0159] This subtle but significant difference is one of the enabling features that makes weak inversion work and gives the complementary iFET amplifier its superior low noise, wider dynamic range, and speed advantages.
[0160] MOSFETs do not make particularly good amplifiers compared to equivalent bipolar circuits. They have limited gain, they are noisy, and their high impedance makes them slow.
[0161] Bipolar Diff-Amps developed to the point where the input offset is pretty good, but the move to CMOS never really delivered as good a result.
[0162] It has long been known that superior performance can be had from CMOS operated in weak inversion but complications arising from high impedance, due to impractically low currents, preclude taking advantage of the superior gain (equivalent to that of bipolar transistors), dynamic range (exceeding that of bipolar transistors), and logarithmic performance (allowing numerous decades of amplification) found in weak inversion. Because of weak inversion the CiFET brings the noise benefits of majority carriers in a deep channel found in junction-FETs to the MOSFET.
[0163] While a MOSFET in weak inversion, working into a current source load, delivers a logarithmic transfer function, the same MOSFET working into an anti-log load cancels the nonlinearity, yielding a perfectly linear transfer function. The CiFET amplifier is such a circuit, i.e.: log input, antilog load, perfectly linear, wide dynamic range, low noise. The low noise is a consequence of the biasing, where the source channel gate potential is unusually high and the potential across the source channel itself is maintained at near zero volts. The drain channel is a level shifter, maintaining a very low voltage on the source channel while delivering high amplitude signal swings at the output.
[0164] The CiFET amplifier, implemented in a closed-loop, sample-data block delivers near perfect performance in terms of input offset because of its flying capacitor input. The CiFET amplifier, implemented in an open-loop, delivers unexpected levels of sensitivity (gain >1 million), even in the presence of high levels of background, this because of the extreme dynamic range.
Taking Advantage of the Doping Profile and Ratioing:
[0165] Traditionally engineers have avoided using digital logic in an analog configuration because it was believed to be unacceptably nonlinear and was difficult to bias. Digital logic also sacrifices drive symmetry for compactness. Restoring the symmetry through proper device ratioing (3:1 p:n width) improves linearity, increases noise immunity, and maximizes dynamic range. Self-biasing solves the bias problem.
[0166]
[0167] In order to maintain a high intrinsic gain, the MOSFET requires a high output impedance. This is obtained through long channel lengths necessary for high r.sub.o=R.sub.out. Since g.sub.m is proportional to the W/L ratio of the MOSFET, in order to keep g.sub.m high when the channel is long, the channel must also be proportionally wider. Gain here is g.sub.mR.sub.L/R.sub.out. As the IC process shrinks, gm increases, but R.sub.out decreases faster, ruling out short channel lengths for analog. This is why as IC processes shrink analog transistors do not scale accordingly in the newest double-digit CMOS technologies. Also, it is to be noted that the analog channel current travels close to the surface under the gate where the surface defect carrier traps create the characteristic MOSFET 1/f noise.
[0168]
[0169]
[0170] FinFETs have short nanoscale channel lengths that increase gm while lowering the drain output resistance of the bare field effect transistor. Higher gm provides better control over channel conductance, but the close proximity of the drain to the source makes them talk to each other making the output resistance low. This yields a low intrinsic gain of the MOSFET at nanoscale dimensions. Conversely the CiFET is a low output resistance device and improves with deep scaling.
[0171] According to the preferred embodiment of the present invention, noise figures can be particularly optimized on front end amplifiers through proper ratioing. The iFET's electrical characteristics can be enhanced by modifying the combined and relative strength of the source and drain channels, without modifying the available IC process (without analog extensions). There are several approaches to realizing this optimization (adjusting length, width, and threshold among others).
[0172] Nearly any source and drain channel size will make a functional iFET, but varying the individual iFET channel size, both relative and cumulative, increases the iFET performance depending on the objective.
[0173] Fundamentally: [0174] Lower iPort impedance is achieved with a lower current density (wider) source channel as compared to the drain channel. [0175] Higher voltage gain is obtained through a higher resistance (longer) drain channel as compared to the source channel, which makes a higher output impedance looking into the drain terminal (iFET Voltage gain=Drain channel resistance/Source channel resistance). [0176] The power verses speed tradeoff is controlled by the cumulative sum of all of the channel strengths used to set the idle current through the complementary iFET amplifier. This establishes the output slew rate (or output drive capability).
[0177] To be clear, the strength of the iFET channels are a function of the individual channel width and lengths, as well as their thresholds. Each of the iFET channels can have individually selected sizes and/or threshold relationships to the other channel.
[0178]
[0179] While iFET amplifiers can be constructed with minimum sized devices which do provide ample current at the output for very fast response and high accuracy, care must be exercised so that the complementary iFET amplifier does not pass too much current, subjecting it to mechanical failure. The physical layout requires enough contacts and metal for the required DC and transient currents.
[0180] Referring to a currentheld-effect transistor (iFET) in
[0181] Super-saturation current field transistor (or xiFET) includes a source terminal 44a, a drain terminal 49a, iPort (or diffusion) terminal 41a on a body 46a. A drain channel 45a is defined between iPort terminal 41a and the drain terminal 49a, and source channel 43a between the iPort terminal 41a and the source terminal 44a. A first gate terminal 47a1 is capacitively coupled over the drain channel 45a; while the second gate terminal 47a2 is capacitively coupled over the source channel 43a. This iFET improvement in xiFET 400 provides, instead of the common gate 27a/27b or a method of the iFET illustrated in
[0182] By adjusting voltage Vsg at the gate s47as with an independent signal source v47a2, the iPort input impedance can be electrically controlled. This is particularly useful for matching the input impedance of an antenna or transmission line to minimize reflections and maximize input power transfer into the iPort 41a. This additional source channel gate input also can be used to control the iPort trans-impedance gain, establishing a voltage controlled amplifier gain application. Also the source channel gate input 47a2 can be used to turn the xiFET 400 off and on rapidly to cut off its drain current when not needed in order to save power. The xiFET turn-on is nearly instantaneous in that the bias point at the iPort 41a is low impedance and does not need to settle as compared with conventional analog current mirrors. When turned off, the xiFET output is high impedance, thus when multiple xiFET voltage outputs are tied together and individual xiFETs are enabled, an array of xiFETs can be used as an analog multiplexer.
[0183] This property is especially useful in focal plane array (FPA) readouts. Here the FPA core is not changed at all, but only the readout line drive voltages are controlled differently to operate the existing two transistor pixel readout transistors as an xiFET. The low noise, high speed, high dynamic range, low power properties work in concert to create a high-quality FPA.
[0184]
[0185]
[0186] When either of the second gate terminals 57a, 57+a are taken to their respective power supply rail, the CxiFET 501, 502 is turned OFF, thus saving power when the amplifier is not in use. Because of the large and uniform distribution of source channel ionized charge carriers, and low channel iPort voltage change between OFF to saturated, and back OFF is extremely fast, approaching logic speed for analog signals. The source channel quickly cuts OFF or immediately reaches its stable bias point. The low resistance and minimal voltage change drive rapid exponential settling to a stable bias point.
[0187] In addition, when either or both second gates 57a, 57+a are taken to an intermediate voltage, the current through the CxiFET device 500 from Power+ to Power and trans-impedance r.sub.m gain is controlled, making gain and power consumption verses speed electrically controllable. When these source channel gates are switched to the common gate voltage, the CxiFET becomes a CiFET.
[0188] When the CxiFET is used for charge-coupled logic, inputs on these second gates 57a, 57+a can be used to turn the logic ON or OFF as well as strobe the logic state with a clock as appropriate.
[0189] It can also be a cross-coupled latch control where a pulse of charge flips the latch and due to the low voltage operating properties the latched state can be held with almost zero current consumption as shown in
[0190] In the iFET, the source channel is tied to a common, single gate. In the xiFET, the source channel gate is taken to an independent normally higher voltage than the drain channel gate voltage, to increase the source channel's super-saturation level. Thus the input resistance at the iPort is controlled by this separate source channel's gate voltage input. This configuration is tied to the proportional-to-absolute temperature (or PTAT)/complementary-to-absolute temperature (or CTAT) coefficient of the termination voltage of the iPort, as well as the magnitude of the trans-impedance gain (r.sub.m). It can be modeled as two separate FET transistors, with an iPort current input in the connection between their series hookup. Using this as a well-behaved linear analog bi-directional current/charge input/output is unique, which leads to a methodology of creating a trans-impedance MOSFET with separate electrically controllable r.sub.m gain and input resistance and input termination voltage. This is a method of adjusting the PTAT/CTAT iPort reference voltages and temperature properties electrically.
[0191] In general, the iFET/CiFET and the xiFET/CxiFETs are a new type of analog circuit element, or type, that operates in a charge-injection mode, yielding a trans-resistance amplifier (or more generally a trans-impedance amplifier) which creates a unique, predictable, parametrically stable, and very useful analog gain block. The advantage of this device is its stability, linearity, high-gain, high-speed, low-noise, unprecedented low voltage operation not limited by threshold voltage, high output drive, low power, small, and built out of digital-only IC parts.
[0192] Various degrees of complementary cancellation result from the opposite diffusion types of symmetry.
[0193] This yields an extremely linear transfer function obtained by the same circuit in the opposite diffusion type creating the complementary output signal drive. Thus, non-linearity and other errors cancel out at the output. We do not know of any analog circuit that considers this except a CMOS inverter with balanced transistors when it is roughly optimized for analog applications.
[0194]
[0195]
Noise Advantages:
[0196] In the end, it comes down to signal-to-noise ratio. Low power supply voltage requirements in ultra-deep-sub-m IC processes limit the maximum signal swing to a much smaller number than most analog designers are used to. So with a smaller signal, the noise must be equally small in order to maintain the desired signal to noise ratio. It is imperative that noise issues be reduced. This iFET amplifier technology not only reduces noise by an amount as would be necessary, but performs far beyond expectations, delivering ultra-quiet front ends.
[0197] 1/f noise in the source channel is reduced because the self-bias scheme provides a high field strength on the source channel's gate, forcing carriers in the channel to operate below the surface where there is a smoother path (fewer obstructions) than along the surface where crystal lattice defects interfere.
[0198] 1/f noise in the drain channel is also low. Unlike conventional analog designs, the gate is self-biased at the half-way point between the power supply rails as is the drain, while the iPort is within 100 millivolts of the power rail. With the high electric field along the drain channel, and the gate voltage equal to the drain terminal voltage, the carriers are constrained to flow mostly below the channel surface. This keeps the drain channel out of pinched off conditions, where unwanted 1/f noise would be generated.
[0199] Resistor noise is reduced because the self-bias configuration puts the complementary pair at its lowest channel resistance operating point. Resistance is caused by collisions, between carriers and the surrounding atoms in the conductor. The lower the resistance is, the fewer the collisions are.
[0200] Wide band noise (white-noise) would always be an issue in high gain for high frequency circuits. While conventional designs adjust the gate voltage to establish suitable operating point(s), the designs of the present invention establish the gate voltage at the optimum point (the sweet-spot) and then adjust the load to establish the desired operating point. This approach establishes a higher quiescent current where (for reasons explained above) higher current density circuits have lower wide band noise.
[0201] High common mode power supply rejection is inherent in the complementary iFET circuit of the present invention. Signals are with respect to the mid-point instead of being with respect to one of the power supply rails, (similar to an op-amp with its virtual ground). Power supply noise is from one rail to the other, equal and opposite in phase with respect to each other; thus canceling around the mid-point.
[0202] Ground-Loop noise is diminished because the circuit ground is virtual (just like in many op-amp circuits), rather than ground being one or the other power supply connections. . . . In the closed-loop case, Flying capacitors (or input voltage sampling capacitors) are employed. With flying capacitors there is no direct electrical connection between stages, so there is no common ground; virtual or otherwise. The use of differential decoupling (flying capacitors) offers transformer like isolation between stages, with the compactness of integrated circuit elements.
[0203] Coupled noise from parasitic induced crosstalk increases by the square of the signal amplitude. Unintended capacitive coupling with a 1 volt signal causes a lot more trouble than with a 100 mV signal, by a factor of 100:1 (square law effect). The small voltage signals employed in the analog sections, reduce this capacitive coupled interference substantially. Nearby Digital signals will, by definition, be high amplitude (rail-to-rail). Good layout practices are still the best defense against this digital source of noise.
Additional Advantages:
[0204] There are a number of additional advantages. For example, bi-directional control on the iPort means that current can flow in-to as well as out of this connection; both directions having a significant control effect on overall channel current. The iPort has about five (5) orders of magnitude more dynamic control range than the gate.
[0205] The iFET of the present invention yields an analog structure that is significantly faster than logic using the same MOS devices. This speed improvement is due to the fact that the complementary structure expresses its maximum gain (and highest quiescent current) at its natural self-bias point, midway between the power supplies.
[0206] Since the iPort voltage does not significantly change, it is immune to the R/C time constant effects of the surrounding parasitics, thus the iPort (current) input responds faster than the gate (voltage) input.
[0207] Since in most applications of the CiFET compound device of the present invention, the output voltage (drain connection point) does not vary greatly, and thus making the output immune to the R/C time constant effects of the surrounding parasitics. A logic signal is slower than analog here because logic signals have to swing from rail to rail.
[0208] Drain-induced barrier lowering or (DIBL) threshold reduction is avoided in the CiFET compound device operating in the analog mode. When gain and threshold voltage is important, the drains are operating around half of the power supply voltage, thus eliminating the higher drain voltages where DIBL effects are prevalent.
[0209]
[0210] The circuit 80a shows a single core pixel element PX80, along with the current mirror Q84 and Q85 that pulls a current 801load down from each of the parallel columns to bias source follower Q82 for applying the respective Pixel voltage to its column ADC U80. The row of pixels is selected by logically turning on the Row-Select MOSFET Switch Q83 by row select signal 80Rsel inside each of the selected row pixels PX80. The respective column bias currents are routed form Vdd in each pixel through the pixel Source-Follower Q82; which in effect outputs the Photo-Diode node PD80 voltage 80aVfd, minus the operating threshold of the source follower Q82. Neither of these two Pixel transistors provide gain, they just pass the Vfd pixel voltage 80aVfd to the long full array readout column 80RC, making the pull-up relatively stiff, but leaving the pull down weak, due to the high impedance current source output, for (hiving the high capacitance column bus in one direction, but not the other.
[0211]
[0212] As it can be seen in comparison of
[0213] In
[0214] The equivalent circuit 80d in
[0215]
[0216] The gain controllable bias generator 80e includes a complementary pair of NiFET N86 and PiFET P86, each of which includes a source terminal N86a/P86a, iPort terminal N86b/P86b, drain terminal N86c/P86c, and gate terminal N86d/P86d. The source terminal N86a of NiFET N86 receives negative power supply Vss and the source terminal P86a of PiFET P86 receives positive power supply Vdd. The iPort terminal P86b of PiFET P86 receives gain control signal gc80e . The gate terminals N86d and P86d, and the drain terminals N86c and P86c are coupled together as output out80e which is bias voltage generated by the present circuit 80e.
[0217]
[0218] The comparator COMP includes two CiFET 300a and 300b, each of which are the same as CiFET 300 shown in
[0219] During the SETUP phase of the control signal, the first and second switches SS90a, SS90b, and SS90c and ES90a and ES90b causes to couple the positive voltage output 79m of the CTIA 710m with the first terminal of the first capacitor COS90a, causes the first CiFET 300a to be self-biased by connecting its output to its input, and further causes the second CiFET 300b to be self-biased by connecting its output to its input, while the second capacitor COS90b stores any slight offset voltage difference between these two self-bias voltages.
[0220] At the beginning of the ENABLE phase of the control signal, the first and second switches SS90a, SS90b, and SS90c and ES90a causes the difference between the positive voltage 79m and the negative voltage 78m to be instantly coupled to the first and second terminals of the first capacitor COS90a, and through to the input of the first latch CiFET 300a input. After a brief logic buffer propagation delay, the output switch ES90b of the second CiFET 300b is closed through to the input of the first CiFET 300a forming a rapid AC positive feedback latching loop. This brief logic buffer delay allows the CiFETs 300a and 300b to start in their proper polarity direction as imposed by the difference of the TIA outputs 79m and 78m. Ideally, once the output of CiFET 300b begins to move, the positive feedback loop is closed driving the comparator latch all the way to its logical state rapidly to be passed onto the system which this comparator is embedded in.
[0221] For even greater comparator decision speed, the latching current comparator 900 may optionally have a feedforward capacitors CFF90p and CFF90n, which capacitively couple the input of the first CiFET 300a to iPorts of the second CiFET 300b.
Definitions of Terms:
[0222] iFET: A 4 terminal (plus body) device similar to a Field Effect Transistor but with an additional control connection that causes the device to respond to current input stimulus.
[0223] source channel: A semiconductor region between iPort diffusion and the Source diffusion. Conduction in this region is enabled by an appropriate voltage on the Gate.
[0224] drain channel: A semiconductor region between Drain diffusion and the iPort diffusion. Conduction in this region is enabled by an appropriate voltage on the Gate.
[0225] CiFET: A single stage, complementary iFET compound device shown in
[0226] super-saturation: an exponential conduction condition similar to weak inversion, but with high Gate overdrive and forced low voltage along the conduction channel.
[0227] feed-forward: A technique to present a signal on an output, early on, in anticipation of the ultimate value.
[0228] self-biased: Unlike fixed-bias circuits, self-biased circuits adjust to local conditions to establish an optimum operating point.
[0229] dual: (of a theorem, expression, etc.) related to another by the interchange of pairs of variables, such as current and voltage as in Trans-Conductance to Trans-Resistance.
[0230] trans-resistance: infrequently referred to as mutual resistance, is the dual of Trans-conductance. The term is a contraction of transfer resistance. It refers to the ratio between a change of the voltage at two output points and a related change of current through two input points, and is notated as rm:
[0231] The SI unit for Trans-resistance is simply the ohm, as in resistance.
[0232] For small signal alternating current, the definition is simpler:
[0233] trans-impedance: similar to trans-resistance, but further includes complex variables for high frequency applications.
[0234] trans-conductance is a property of certain electronic components. Conductance is the reciprocal of resistance; Trans-conductance is the ratio of the current variation at the output to the voltage variation at the input. It is written as g.sub.m. For direct current, Trans-conductance is defined as follows:
[0235] For small signal alternating current, the definition is simpler:
[0236] Trans-conductance is a contraction of transfer conductance. The old unit of conductance, the mho (ohm spelled backwards), was replaced by the SI unit, the Siemens, with the symbol S (1 siemens=1 ampere per volt).
[0237] translinear circuit: translinear circuit is a circuit that carries out its function using the translinear principle. These are current-mode circuits that can be made using transistors that obey an exponential_current-voltage characteristicthis includes BJTs_and CMOS transistors in weak inversion.
[0238] subthreshold conduction or subthreshold leakage or subthreshold drain current is the current_between the source and drain of a MOSFET when the transistor is in subthreshold region, or weak-inversion region, that is, for gate-to-source voltages below the threshold voltage. The terminology for various degrees of inversion is described in Tsividis. (Yannis Tsividis (1999). Operation and Modeling of the MOS Transistor_(Second Edition ed.). New York: McGraw-Hill. p. 99, ISBN 0-07-065523-5.)
[0239] Subthreshold slope: In the subthreshold region the drain current behaviorthough being controlled by the gate_terminalis similar to the exponentially increasing current of a forward biased diode. Therefore a plot of logarithmic drain current versus gate voltage with drain, source, and bulk voltages fixed will exhibit approximately log linear behavior in this MOS FET operating regime. Its slope is the subthreshold slope.
[0240] Diffusion current: Diffusion current is a current_in a semiconductor_caused by the diffusion_of charge carriers (holes and/or electrons), Diffusion current can be in the same or opposite direction of a drift current, that is formed due to the electric field_in the semiconductor. At equilibrium in a p-n junction, the forward diffusion current in the depletion region is balanced with a reverse drift current, so that the net current is zero. The diffusion current and drift current together are described by the drift-diffusion equation.
[0241] Drain-induced barrier lowering: Drain-induced barrier lowering or DIBL is a short-channel effect in MOSFETs referring originally to a reduction of threshold voltage_of the transistor_at higher drain voltages.
[0242] As channel length decreases, the barrier .sub.B to be surmounted by an electron from the source on its way to the drain reduces.
[0243] As channel length is reduced, the effects of DIBL in the subthreshold region (weak inversion) show up initially as a simple translation of the subthreshold current vs. gate bias curve with change in drain-voltage, which can be modeled as a simple change in threshold voltage with drain bias. However, at shorter lengths the slope of the current vs. gate bias curve is reduced, that is, it requires a larger change in gate bias to effect the same change in drain current. At extremely short lengths, the gate entirely fails to turn the device off. These effects cannot be modeled as a threshold adjustment.
[0244] DIBL also affects the current vs. drain bias curve in the active mode, causing the current to increase with drain bias, lowering the MOSFET output resistance. This increase is additional to the normal channel length modulation effect on output resistance, and cannot always be modeled as a threshold adjustment.
[0245] PSSR stands for power supply rejection ratio, defined as:
[0246] where A is the gain of the circuit. Some manufacturers base PSSR on the offset voltage to the amplifier input and others base the PSSR on the voltage output as shown in the example equation.