PARALLEL-BASED SWITCHING INDUCTOR DEVICE
20190245486 ยท 2019-08-08
Inventors
Cpc classification
H01L2924/00
ELECTRICITY
H03B7/02
ELECTRICITY
H01F38/00
ELECTRICITY
H03B7/00
ELECTRICITY
H03B5/1228
ELECTRICITY
International classification
Abstract
A switching inductor device having a first port and a second port includes a first inductor and a second inductor with a switch circuit. The first inductor is coupled between the first port and the second port. The second inductor and the switch circuit are connected in series, and are coupled between the first port and the second port; the first inductor and the second inductor are connected in parallel when the switch circuit is turned on.
Claims
1. A switching inductor device having a first port and a second port, comprising: a first inductor, coupled between the first port and the second port; and a second inductor with a switch circuit connected in series, coupled between the first port and the second port; wherein the first inductor and the second inductor are connected in parallel when the switch circuit is turned on.
2. The switching inductor device of claim 1, wherein the second inductor comprises: a first portion, coupled between the first port and the switch circuit; and a second portion, coupled between the switch circuit and the second port; wherein the switch circuit is disposed between the first portion and the second portion, and the first portion and second portion is connected in series when the switch circuit is turned on.
3. The switching inductor device of claim 2, wherein the first inductor is implemented by a wiring disposed on a first metal layer, and the second inductor is implemented by a wiring disposed on a second metal layer; the first portion is a first partial wiring of the second inductor, and the second portion is a second partial wiring of the second inductor.
4. The switching inductor device of claim 3, wherein the first metal layer is a bottom metal layer, and the second metal layer is a top metal layer.
5. The switching inductor device of claim 3, wherein switch circuit is disposed on another metal layer different from the first metal layer and the second metal layer.
6. The switching inductor device of claim 3, wherein the wiring of the first inductor is an outer wiring, and the wiring of the second inductor is an inner wiring; a size of the outer wiring is larger than a size of the inner wiring.
7. The switching inductor device of claim 3, wherein the first metal layer is a top metal layer, and the second metal layer is a bottom metal layer.
8. The switching inductor device of claim 2, wherein the first inductor is implemented by a wiring disposed on a metal layer, and the second inductor is implemented by a wiring disposed on the metal layer; the first portion is a first partial wiring of the second inductor, and the second portion is a second partial wiring of the second inductor.
9. The switching inductor device of claim 8, wherein the wiring of the first inductor is an outer wiring, and the wiring of the second inductor is an inner wiring, which is surrounded by the outer wiring.
10. An oscillator apparatus, comprising: an LC (inductor-capacitor) tank, comprising: a capacitor array, coupled to a switching inductor device; and the switching inductor device having a first port and a second port, comprising: a first inductor, coupled between the first port and the second port; and a second inductor with a switch circuit connected in series, coupled between the first port and the second port; wherein the first inductor and the second inductor are connected in parallel when the switch circuit is turned on.
11. The oscillator apparatus of claim 10, wherein the second inductor comprises: a first portion, coupled between the first port and the switch circuit; and a second portion, coupled between the switch circuit and the second port; wherein the switch circuit is disposed between the first portion and the second portion, and the first portion and second portion are connected in series when the switch circuit is turned on.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
[0009]
[0010]
[0011]
[0012]
[0013]
[0014]
DETAILED DESCRIPTION
[0015]
[0016] The inductor device 100 is a switching inductor which is capable of providing different inductances in different modes. For example, based on a specific design (but not limited), the inductor device 100 may be arranged to selectively provide an inductance of 120 pH (picot henry) and a different inductance of 170 pH in two different modes while the value of a corresponding quality factor in such different modes can be almost maintained or merely have a slight variation. For instance, in the above example, the value of the corresponding quality factor may merely vary from 18 to 16. That is, in such example, the inductor device 100 can provide different inductances with an inductance variation range above thirty percent as well as keep or maintain the variation range of the corresponding quality factor below ten percent. Compared to the conventional scheme, the inductor device 100 has a significantly improved performance. In addition, it is to be noted that the inductance values and examples of variation ranges are not intended to be a limitation. The inductor device 100 in other examples may be arranged to provide different inductances.
[0017] For applications, the switching inductor 100 for example is particularly suitable for a high frequency VCO (voltage controlled oscillator) circuit wherein the switching inductor 100 is used with a capacitor device/array to form an inductor-capacitor (LC) tank. Usually, for the high frequency VCO, e.g. operating above 20 GHz (but not limited), the capacitor device may be configured with an almost constant or almost fixed capacitance. However, this is not intended to be a limitation.
[0018] Refer to
[0019] In addition, the switch circuit 110 for example is implemented by using a MOS transistor. For operation, the first inductor 105 and the second inductor 106 are/become connected in parallel when the switch circuit 110 (i.e. the MOS transistor) is turned on. In addition, the first inductor 105 and the second inductor 106 are not connected in parallel when the switch circuit 110 is turned off. That is, in the turned-on mode, the signal current occurring at the first port P1 is arranged to pass through both the first inductor 105 and second inductor 106 since the first inductor 105 and the second inductor 106 are/become connected in parallel. For example, if the inductances of first and second inductors are designed to be equal, then the inductor device 100 is arranged to provide half of the inductance of first/second inductor 105 or 106 for the signal current. Instead, in the turned-off mode, the signal current occurring at the first port P1 is arranged to pass through only the first inductor 105 since the second inductor 106 is equivalently disconnected from the second port P2. Thus, the inductor device 100 is arranged to provide the inductance of first inductor 105 for the signal current. By doing so, the inductor device 100 can provide different inductances with a significant variation range.
[0020]
wherein is associated with an oscillation frequency of the high frequency VCO, and the parasitic resistance R.sub.on is very larger than the parasitic resistances R.sub.S1 and R.sub.S2. For example, the parasitic resistance R.sub.on, e.g. 10 (ohm), may be multiple times more than each of the parasitic resistances R.sub.S1 and R.sub.S2, e.g. 1-2. However, this is not intended to be a limitation. The inductance L.sub.on provided by the inductor device 100 when the switch circuit 110 is turned on can be represented in the following equation:
[0021] the impedance/resistance Z.sub.in of the inductor device 100, seen from the first port P1, can be represented in the following equation:
[0022] In an example, if the inductance L.sub.1 of first inductor 105 is designed to be equal to the inductance L.sub.2 of second inductor 106, then in this situation the inductance of inductor device 100 is equal to half of the inductance L.sub.1 and the parasitic resistance of inductor device 100 is equal to quarter of parasitic resistance R.sub.on, 25% of R.sub.on. For example, if the parasitic resistance R.sub.on is 10, then the parasitic resistance of inductor device 100 can be equal to 2.5 which is almost equal to the parasitic resistances R.sub.S1 and R.sub.S2.
[0023] Instead, when the switch circuit 110 is turned off, the inductance L.sub.off provided by the inductor device 100 when the switch circuit 110 is turned off can be represented in the following equation:
L.sub.off=L.sub.1
[0024] assuming that
the impedance/resistance Z.sub.in of the inductor device 100, seen from the first port P1 when the switch circuit 110 is turned off, can be represented in the following equation:
Z.sub.in=R.sub.S1
[0025] That is, in different switching modes, the inductor device 100 can be arranged to provide different inductances within a significant variation range of fifty percent as well as maintain and keep the parasitic resistance/impedance at a smaller value such as 1-2, i.e. almost a general parasitic resistance of an inductor. Thus, the value of quality factor of inductor device 100 is maintained or kept at a particular greater value no matter when the MOS transistor of switch circuit 110 is turned on or turned off.
[0026]
[0027] As shown by
[0028] In addition, the shape of the wiring 305 of the first inductor 105 is an octagon on
[0029] In addition, each of the inner and outer wirings on
[0030] In addition, for example, the material of the wiring 305 of the first inductor 105 can be different from that of the wiring (306A/306B) of the second inductor 106. Different wirings may be implemented by adopting materials having different metal types.
[0031] In addition, the total length of the first partial wiring 306A may be configured to be equivalently equal to that of the second partial wiring 306B; however, this is not meant to be a limitation. In one embodiment, the total length of the first partial wiring 306A may be longer or shorter than that of second partial wiring 306B. The layout position of switch circuit 110 in such example is configured to be different from that shown on
[0032] Further, in other embodiments, the outer wiring may be disposed to surround the inner wiring if the outer wiring and inner wiring are disposed on the same metal layer/trace.
[0033] Further, in other embodiments, at the vertical direction view, the wiring of the first inductor 105 at the first metal layer/trace maybe configured to be at least partially overlapped with the wiring of the second inductor 106 at a second metal layer/trace different from the first metal layer/trace. For example, the wiring at a top metal layer maybe overlapped with at least one portion of the wiring at a bottom metal layer at the vertical direction view. Such modification also obeys the spirit of the invention.
[0034] In practice, in
[0035] When/if the switch circuit 110 is turned on, the first partial wiring 306A is connected to the second partial wiring 306B via the turned-on switch circuit 110 to form a complete wiring of the second inductor 106. When/if the switch circuit 110 is turned off, the second ends 3062A and 3062B of first and second partial wirings 306A and 306B both are at the open-circuit state. The first and second partial wirings 306A and 306B are disconnected. When/if the MOS transistor is turned off, the first portion of second inductor 106 and the second portion of second inductor 106 are disconnected, and the signal current is arranged to flow through the first inductor 105. Only the inductance and parasitic resistor of the first inductor 105 are seen from the first port P1 in this situation. When/if the MOS transistor is turned on, the first portion of second inductor 106 and the second portion of second inductor 106 are connected via the MOS transistor, and the signal current is arranged to flow through both the first inductor 105 and second inductor 106. Equivalently, when the switch circuit 110 (i.e. MOS transistor) is turned on, the first portion of second inductor 106 and the second portion of second inductor 106 are connected in series. In addition, the first inductor 105 and the second inductor 106 are coupled in parallel.
[0036] Additionally, in other embodiments, the wiring of one of the first and second inductors 105 and 106 may are configured to not surround the wiring of the other inductor.
[0037] Those skilled in the art will readily observe that numerous modifications and alterations of the device and method may be made while retaining the teachings of the invention. Accordingly, the above disclosure should be construed as limited only by the metes and bounds of the appended claims.