Epitaxy substrate and method of manufacturing the same
11538681 · 2022-12-27
Assignee
Inventors
- Ying-Ru Shih (Hsinchu, TW)
- Chih-Yuan Chuang (Hsinchu, TW)
- Chun-I Fan (Hsinchu, TW)
- Wen-Ching Hsu (Hsinchu, TW)
Cpc classification
Y02P70/50
GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
International classification
H01L21/322
ELECTRICITY
H01L29/15
ELECTRICITY
H01L21/02
ELECTRICITY
Abstract
An epitaxy substrate and a method of manufacturing the same are provided. The epitaxy substrate includes a silicon substrate and a silicon carbide layer. The silicon substrate has a first surface and a second surface opposite to each other, and the first surface is an epitaxy surface. The silicon carbide layer is located in the silicon substrate, and a distance between the silicon carbide layer and the first surface is between 100 angstroms (Å) and 500 angstroms.
Claims
1. An epitaxy substrate, comprising: a silicon substrate, having a first surface and a second surface opposite to each other, wherein the first surface is an epitaxy surface, wherein a surface roughness of the first surface of the silicon substrate is between 0.1 nm and 0.3 nm; and a silicon carbide layer, formed in the silicon substrate to entirely divide the silicon substrate into two parts along a plane parallel to the first surface, wherein a distance between the silicon carbide layer and the first surface is between 100 angstroms and 500 angstroms, the silicon carbide layer is a multi-layered structure, the multi-layered structure at least comprises a first layer and a second layer, and the first layer is located between the second layer and the first surface, wherein the first layer is not in contact with the second layer directly.
2. The epitaxy substrate as claimed in claim 1, wherein the first surface of the silicon substrate has a single crystalline structure.
3. The epitaxy substrate as claimed in claim 1, wherein a thickness of the silicon carbide layer is between 100 angstroms and 4,000 angstroms.
4. The epitaxy substrate as claimed in claim 1, wherein a distance between the first layer and the second layer is between 100 angstroms and 500 angstroms.
5. The epitaxy substrate as claimed in claim 1, wherein a concentration of carbon ions of the first layer is greater than a concentration of carbon ions of the second layer.
6. The epitaxy substrate as claimed in claim 1, wherein the silicon substrate comprises a silicon-on-insulator (SOI) substrate.
7. An epitaxy substrate, comprising: a silicon substrate, having a first surface and a second surface opposite to each other, wherein the first surface is an epitaxy surface; and a silicon carbide layer, located in the silicon substrate, the silicon carbide layer is a multi-layered structure, the multi-layered structure comprises a first layer and a second layer, the first layer is not in contact with the second layer directly, and the first layer is located between the second layer and the first surface, wherein a distance between the first layer and the second layer is between 100 angstroms and 500 angstroms, and a distance between the first layer and the first surface is between 100 angstroms and 500 angstroms.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
(1) The accompanying drawings are included to provide a further understanding of the disclosure, and are incorporated in and constitute a part of this specification. The drawings illustrate exemplary embodiments of the disclosure and, together with the description, serve to explain the principles of the disclosure.
(2)
(3)
(4)
(5)
DESCRIPTION OF THE EMBODIMENTS
(6) Exemplary embodiments of the disclosure will be described comprehensively below with reference to the drawings, but the disclosure may be embodied in many different forms and should not be construed as being limited to the embodiments described herein. For clarity, in the drawings, sizes and thicknesses of regions, portions and layers are not illustrated in accordance with actual proportions. To facilitate understanding, the same components will hereinafter be denoted by the same reference numerals.
(7)
(8) With reference to
(9) Then, in step 202, an ion implantation process is performed on the first surface 110a of the silicon substrate 110 to implant carbon ions into the silicon substrate 110. Since the carbon ions are the same group elements as the silicon atoms in the silicon substrate 110, a character of high resistivity of the silicon substrate 110 implanted with the carbon ions is maintained. In this embodiment, implantation energy of the ion implantation process is, for example, less than 15 KeV. In terms of not affecting the quality of the first surface 110a, the implantation energy of the ion implantation process is, for example, between 5 KeV and 15 KeV. In this embodiment, an implantation dosage in the ion implantation process is, for example, 1×10.sup.12 cm.sup.−2 and 5×10.sup.15 cm.sup.−2, and an implantation concentration in the ion implantation process is, for example, between 2×10.sup.17 cm.sup.−3 and 2.7×10.sup.21 cm.sup.−3. Since energy of the carbon ions implanted into the silicon substrate 110 is not great, the structure of the first surface 110a of the silicon substrate 110 is not affected, so that epitaxy quality of the first surface 110a is not to be affected.
(10) Next, in step 204, a high-temperature annealing treatment is performed to diffuse the carbon ions and form a silicon carbide layer 120 in the silicon substrate 110, and the epitaxy substrate 10 is thus substantially completed. In this embodiment, a temperature of the high-temperature annealing treatment is, for example, between 1,200 degrees (° C.) and 1,300° C. Time for the high-temperature annealing treatment is between 5 hours and 10 hours. An atmosphere of the high-temperature annealing treatment is, for example, argon gas, nitrogen gas, or a combination of the foregoing, but the disclosure is not limited thereto.
(11) In step 204, parameters of the high-temperature annealing treatment may be adjusted according to needs. Further, a distance d1 between the silicon carbide layer 120 and the first surface 110a may be controlled to be greater than 100 angstroms (Å) through applying different parameters, where the distance is preferably between 100 angstroms and 500 angstroms, and more preferably between 183 angstroms and 499 angstroms. For instance, in the ion implantation process, the implantation energy is, for example, 5 KeV, the implantation dosage is, for example, 1×10.sup.12 cm.sup.−2, and the implantation concentration is, for example, 2×10.sup.17 cm.sup.−3, and that the distance d1 obtained is approximately 183 angstroms. In addition, in the ion implantation process, the implantation energy is, for example, 15 KeV, the implantation dosage is, for example, 5×10.sup.15 cm.sup.−2, and the implantation concentration is, for example, 2.7×10.sup.21 cm.sup.−3, and that the distance d1 obtained is approximately 499 angstroms. In this embodiment, a thickness t of the silicon carbide layer 120 is, for example, between 100 angstroms and 4,000 angstroms.
(12) Based on the above, through the presence of the silicon carbide layer 120 close to the epitaxy surface, insulation and heat dissipation capabilities of the epitaxy substrate 10 applied to radio frequency devices or power devices may be improved, so that device performance may be further enhanced. In addition, due to the presence of the silicon carbide layer 120, defects can be formed to capture electrons, and thereby, the problem of interface loss at an epitaxy surface due to spontaneous or piezoelectric polarization and the problem of device frequency loss caused by parasitic channels are solved.
(13)
(14) A difference between the embodiment of
(15) With reference to
(16) In
(17) In this embodiment, a method of manufacturing the epitaxy substrate 20 is substantially identical to the method of manufacturing the epitaxy substrate 10. The silicon carbide layer 120 having the multi-layered structure is formed through applying different implantation energy, implantation dosage, and implantation concentration in the ion implantation process.
(18)
(19) A difference between the embodiment of
(20) With reference to
(21) In
(22) In this embodiment, a method of manufacturing the epitaxy substrate 30 is substantially identical to the method of manufacturing the epitaxy substrate 10. In this embodiment, the silicon carbide layer 120 having the multi-layered structure is formed through applying different implantation energy, implantation dosage, and implantation concentration in the ion implantation process.
(23) In view of the foregoing, in the embodiments of the disclosure, the single-layered or multi-layered silicon carbide layer is formed in the silicon substrate. Further, the distance between the silicon carbide layer and the first surface of the silicon substrate is between 100 angstroms (Å) and 500 angstroms. In this way, insulation and heat dissipation capabilities of radio frequency devices or power devices are improved, the quality of the epitaxy surface of the silicon substrate is not affected, and device performance is thereby enhanced. Moreover, in the disclosure, the carbon ions are implanted into the silicon substrate, and since the carbon ions and the silicon atoms are the same group elements, the character of high resistivity of the silicon substrate is maintained. In addition, due to the presence of the silicon carbide layer, defects can be formed to capture electrons, and thereby, both the problem of interface loss at an epitaxy surface (i.e., the first surface of the silicon substrate) due to spontaneous or piezoelectric polarization and the problem of device frequency loss caused by parasitic channels are solved.
(24) It will be apparent to those skilled in the art that various modifications and variations can be made to the disclosed embodiments without departing from the scope or spirit of the disclosure. In view of the foregoing, it is intended that the disclosure covers modifications and variations provided that they fall within the scope of the following claims and their equivalents.