Hybrid modular multilevel converter
11532996 · 2022-12-20
Assignee
Inventors
Cpc classification
H02M1/0095
ELECTRICITY
H02M7/483
ELECTRICITY
H02M7/537
ELECTRICITY
H02M1/14
ELECTRICITY
H02M7/4835
ELECTRICITY
International classification
H02M7/483
ELECTRICITY
H02M7/537
ELECTRICITY
Abstract
Accordingly, the embodiments herein provide a hybrid modular multilevel converter. The hybrid modular multilevel converter includes one or more chain links, one or more high voltage switches and a plurality of inductors. The one or more chain links are formed by sub modules. The one or more high voltage switches are formed by semi-controlled devices or fully controlled or any other suitable semiconductor devices. The plurality of inductors are arranged in the one or more chain links to limit circulating current among the one or more chain links. The one or more chain links are configured to enhance a power handling capability of the hybrid modular multilevel converter.
Claims
1. A converter, comprising: at least two switching segments; at least three or more groups of sub modules; a plurality of inductors arranged in each of the groups of the sub modules to limit circulating current among the groups of the sub modules; wherein the at least one groups of sub modules is connected between two nodes of a dc link; wherein the other two groups of sub modules are connected between the node of the dc link and a first ac node; wherein each of the two switching segments are connected between the two nodes of the dc link; wherein a node between the two switching segments forms a second ac node; three phases, wherein each of the three phases are connected in hybrid configuration of series and parallel across the two nodes of the dc link; wherein the groups of the sub modules are controlled in such a way that at least two groups of the sub modules generate voltage for a half cycle of ac voltage across the first ac node and the second ac node; wherein the at least one switching segment conducts for the half cycle of ac voltage and is bypassed during the other half cycle of the ac voltage.
2. The converter of claim 1, wherein the sub modules comprises at least one of a direct current source and a storage element, and wherein the sub modules comprises at least one of a direct current source and a storage element.
3. The hybrid modular multilevel converter of claim 1, wherein the at least three or more groups of sub modules generate a near sinusoidal output voltage, wherein the group of sub modules will support a DC link voltage during hybrid configuration.
4. The converter of claim 1, wherein the at least one group of sub modules in each phase are used for dc side voltage ripple minimization while the remaining groups of sub modules are used to generate a rectified sine wave required across an output during hybrid configuration.
Description
BRIEF DESCRIPTION OF THE FIGURES
(1) This invention is illustrated in the accompanying drawings, throughout which like reference letters indicate corresponding parts in the various figures. The embodiments herein will be better understood from the following description with reference to the drawings, in which:
(2)
(3)
(4)
(5)
(6)
(7)
(8)
(9)
(10)
(11)
(12)
(13)
(14)
(15)
(16)
(17)
(18)
(19)
(20)
(21)
(22)
(23)
(24)
(25)
(26)
(27)
(28)
(29)
(30)
(31)
(32)
(33)
(34)
(35)
(36)
(37)
(38)
(39)
(40)
(41)
DETAILED DESCRIPTION OF EMBODIMENTS
(42) Various embodiments of the present disclosure will now be described in detail with reference to the accompanying drawings. In the following description, specific details such as detailed configuration and components are merely provided to assist the overall understanding of these embodiments of the present disclosure. Therefore, it should be apparent to those skilled in the art that various changes and modifications of the embodiments described herein can be made without departing from the scope and spirit of the present disclosure. In addition, descriptions of well-known functions and constructions are omitted for clarity and conciseness.
(43) Also, the various embodiments described herein are not necessarily mutually exclusive, as some embodiments can be combined with one or more other embodiments to form new embodiments.
(44) Herein, the term “or” as used herein, refers to a non-exclusive or, unless otherwise indicated. The examples used herein are intended merely to facilitate an understanding of ways in which the embodiments herein can be practiced and to further enable those skilled in the art to practice the embodiments herein. Accordingly, the examples should not be construed as limiting the scope of the embodiments herein.
(45) As is traditional in the field, embodiments may be described and illustrated in terms of blocks which carry out a described function or functions. These blocks, which may be referred to herein as units or modules or the like, are physically implemented by analog and/or digital circuits such as logic gates, integrated circuits, microprocessors, microcontrollers, memory circuits, passive electronic components, active electronic components, optical components, hardwired circuits and the like, and may optionally be driven by firmware and software. The circuits may, for example, be embodied in one or more semiconductor chips, or on substrate supports such as printed circuit boards and the like. The circuits constituting a block may be implemented by dedicated hardware, or by a processor (e.g., one or more programmed microprocessors and associated circuitry), or by a combination of dedicated hardware to perform some functions of the block and a processor to perform other functions of the block. Each block of the embodiments may be physically separated into two or more interacting and discrete blocks without departing from the scope of the disclosure. Likewise, the blocks of the embodiments may be physically combined into more complex blocks without departing from the scope of the disclosure.
(46) Accordingly the embodiments herein provide a HMMC. The HMMC includes one or more chain links, one or more high voltage switches and a plurality of inductors. The one or more chain links are formed by sub modules. The one or more high voltage switches are formed by semi-controlled devices or fully controlled devices. The plurality of inductors are arranged in the one or more chain links to limit circulating current among the one or more chain links. The one or more chain links are configured to enhance a power handling capability of the hybrid modular multilevel converter.
(47) Unlike conventional HMMC, thyristors in the proposed HMMC allow to pass a full amount of load current while IGBTs are allows to pass only a fraction of the load current. Thus the higher power handling capability of the thyristors is effectively utilized using the proposed HMMC.
(48) Further, a peak current carried by the IGBTs is decreased due to a division of the load current. Hence, the IGBTs with a lower current rating can be used, which reduces an overall manufacturing cost of the HMMC.
(49) In the proposed HMMC, chain links are not connected in series with the main conduction path. Hence conduction losses in the converter and the sub module capacitor size can be reduced, besides ensuring an effective utilization of the higher power handling capability of the thyristors.
(50) The proposed HMMC have a better fault handling capability due to the use of thyristors. The thyristors have a higher surge current handling capability. Hence the thyristors can be used to carry a higher fault current till a circuit breaker operates.
(51) Unlike conventional HMMC, the proposed HMMC can be used to enables a dc link voltage free from ripples by eliminating all 6n harmonics present in the dc link voltage.
(52) Referring now to the drawings, and more particularly to
(53)
(54) In an embodiment, the single phase HMMC 100 includes a DC link voltage u.sub.d, a parallel chain link CL.sub.p, a upper chain link CL.sub.u and a lower chain link CL.sub.l, three small arm inductors L.sub.1, L.sub.2 and L.sub.3 and two high voltage switches S.sub.β(β=1 or 2).
(55) In an embodiment, the parallel chain link CL.sub.p, the upper chain link CL.sub.u and the lower chain link CL.sub.l are formed by connecting unipolar and/or bipolar SMs in series.
(56) The parallel chain link CL.sub.p is connected to the upper chain link CL.sub.u and the lower chain link CL.sub.l, where the upper chain link CL.sub.u and the lower chain link CL.sub.l are connected in series. The DC link voltage u.sub.d is the input DC voltage connected to the parallel chain link CL.sub.p. Further, an input current I.sub.d is generated due to the DC link voltage u.sub.d, is shared to flow through the parallel chain link CL.sub.p, the upper chain link CL.sub.u and the lower chain link CL.sub.l as parallel chain link current i.sub.p, upper chain link current i.sub.u and lower chain link current i.sub.l respectively.
(57) The small arm inductor L.sub.3 is connected in series to the parallel chain link CL.sub.p. The small arm inductor L.sub.1 is connected in series to the upper chain link CL.sub.u. The small arm inductor L.sub.2 is connected in series to the lower chain link CL.sub.l. Further, all small arm inductors L.sub.1, L.sub.2 and L.sub.3 are connected in series to its corresponding chain links for limiting the circulating current within the chain links due to fluctuation of a capacitor voltage in the SMs. In an embodiment, the position and number of the small arm inductors L.sub.1, L.sub.2 and L.sub.3 can be modified as per requirement and design to minimize a circulating current.
(58) The parallel chain link CL.sub.p is used to generate an absolute value of a required amount of AC output voltage u.sub.s from the DC link voltage u.sub.d during the full cycle of the AC output voltage u.sub.s. The voltage generated by the parallel chain link CL.sub.p is parallel chain link voltage u.sub.p.
(59) The upper chain link CL.sub.u is simultaneously used along with the parallel chain link CL.sub.p to generate the absolute value of the AC output voltage u.sub.s during a positive half cycle of the AC output voltage u.sub.s. Further, the SMs in the upper chain link CL.sub.u is bypassed to set a reference voltage of upper chain link CL.sub.u to a zero voltage during a negative half cycle. The voltage generated by the upper chain link CL.sub.u is upper chain link voltage u.sub.u.
(60) The lower chain link CL.sub.l is simultaneously used along with the parallel chain link CL.sub.p to generate the absolute value of the AC output voltage u.sub.s during a negative half cycle of the AC output voltage u.sub.s. Further, the SMs in the lower chain link CL.sub.l is bypassed to set the reference voltage of the lower chain link CL.sub.l to the zero voltage. The voltage generated by the lower chain link CL.sub.l is lower chain link voltage u.sub.l.
(61) The switches S.sub.1 and S.sub.2 are connected to the upper chain link CL.sub.u and the lower chain link CL.sub.l, where the switches S.sub.1 and S.sub.2 are connected in series. The switches S.sub.1 and S.sub.2 are used to continue and discontinue a circuit path in the single phase HMMC 100. The switches S.sub.1 and S.sub.2 are formed either by using semi controlled semiconductor device like thyristors or by using fully controlled semiconductor device like IGBTs or any other suitable semiconductor device. The current flowing through the switch S.sub.1 is switch current i.sub.us, when the switch S.sub.1 continues the circuit path. The current flowing through the switch S.sub.2 is switch current i.sub.ls, when the switch S.sub.2 continuous the circuit path. An output of the single phase HMMC 100 is obtained from a node in a series connection of the upper chain link CL.sub.u and the lower chain link CL.sub.l and the node in the series connection of the switches S.sub.1 and S.sub.2.
(62) During the generation of the positive half cycle of the AC output voltage u.sub.s at the output of the single phase HMMC 100, the switch S.sub.1 continues the circuit path and the switch S.sub.2 discontinues the circuit path. Further, the reference voltage of lower chain link CL.sub.l sets to the zero voltage by bypassing all the SMs in the lower chain link CL.sub.l. Therefore, the parallel chain link CL.sub.p and upper chain link CL.sub.u are get connected in parallel and shares the input current I.sub.d. The parallel chain link CL.sub.p and the upper chain link CL.sub.u are simultaneously used to generate the absolute value of the AC output voltage u.sub.s at the output of the single phase HMMC 100, during the generation of the positive half cycle of the AC output voltage u.sub.s.
(63) During the generation of the negative half cycle of the AC output voltage u.sub.s at the output of the single phase HMMC 100, the switch S.sub.1 discontinues the circuit path and the switch S.sub.2 continues the circuit path for reversing a generated absolute voltage of the AC output voltage u.sub.s at the output of the single phase HMMC 100. Further, the reference voltage of upper chain link CL.sub.u sets to the zero voltage by bypassing all the SMs in the upper chain link CL.sub.u. Therefore, the parallel chain link CL.sub.p and lower chain link CL.sub.l are get connected in parallel and shares the input current I.sub.d. The parallel chain link CL.sub.p and the lower chain link CL.sub.l are simultaneously used to generate the absolute value of the AC output voltage u.sub.s with a reverse polarity at the output of the single phase HMMC 100, during the generation of negative half cycle of the AC output voltage u.sub.s.
(64)
(65) In an embodiment, the chain link 1 CL.sub.1, the chain link 2 CL.sub.2 and the chain link 3 CL.sub.3 are formed by connecting the unipolar and/or bipolar SMs in series.
(66) The DC link voltage u.sub.d is the input DC voltage which is connected in parallel to the chain link 1 CL.sub.1, the chain link 2 CL.sub.2 and the chain link 3 CL.sub.3. Further, the input current I.sub.d is generated due to the DC link voltage u.sub.d, is shared to flow through the chain link 1 CL.sub.1, the chain link 2 CL.sub.2 and the chain link 3 CL.sub.3 as chain link 1 current i.sub.l, chain link 2 current i.sub.2 and chain link 3 current i.sub.3 respectively.
(67) The small arm inductor L.sub.1 is connected in series to the chain link 1 CL.sub.1. The small arm inductor L.sub.2 is connected in series to the chain link 2 CL.sub.2. The small arm inductor L.sub.3 is connected in series to the chain link 3 CL.sub.3. Further, all the small arm inductors L.sub.1, L.sub.2 and L.sub.3 are connected in series to its corresponding chain links for limiting the circulating current within the chain links due to fluctuation of the capacitor voltage in the SMs. In an embodiment, the position and number of the small arm inductors L.sub.1, L.sub.2 and L.sub.3 can be modified as per requirement and design to minimize the circulating current.
(68) The chain link 1 CL.sub.1 is used to generate the absolute value of required amount of AC output voltage u.sub.s from the DC link voltage u.sub.d during the full cycle of the AC output voltage u.sub.s. The voltage generated by the chain link 1 CL.sub.1 is chain link 1 voltage u.sub.l.
(69) The chain link 2 CL.sub.2 is simultaneously used along with the chain link 1 CL.sub.1 to generate the absolute value of AC output voltage u.sub.s during the positive half cycle of the AC output voltage u.sub.s. Further, the SMs in the chain link 2 CL.sub.2 is bypassed to set the reference voltage of the chain link 2 CL.sub.2 to the zero voltage. The voltage generated by the chain link 2 CL.sub.2 is chain link 2 voltage u.sub.2.
(70) The chain link 3 CL.sub.3 is simultaneously used along with the chain link 1 CL.sub.1 to generate the absolute value of the AC output voltage u.sub.s during the negative half cycle of the AC output voltage u.sub.s. Further, the SMs in the chain link 3 CL.sub.3 is bypassed to set the reference voltage of the chain link 3 CL.sub.3 to the zero voltage. The voltage generated by the chain link 3 CL.sub.3 is chain link 3 voltage u.sub.3.
(71) In an embodiment, the chain link 1 CL.sub.1, the chain link 2 CL.sub.2 and the chain link 3 CL.sub.3 are formed by connecting the unipolar and/or bipolar SMs in series.
(72) The switch S.sub.1 is connected in series to a negative terminal of the DC link voltage u.sub.d and the chain link 2 CL.sub.2. The switch S.sub.2 is connected in series to the negative terminal of the DC link voltage u.sub.d and the chain link 3 CL.sub.3. The output of the single phase HMMC 200 is obtained from the node in the series connection of the chain link 2 CL.sub.2 and the switch S.sub.1 and the node in the series connection of the chain link 3 CL.sub.3 and the switch S.sub.2.
(73) During the generation of the positive half cycle of the AC output voltage u.sub.s at the output of the single phase HMMC 200, the switch S.sub.1 continues the circuit path and the switch S.sub.2 discontinues the circuit path. Further, the reference voltage of chain link 3 CL.sub.3 sets to the zero voltage by bypassing all the SMs in the chain link 3 CL.sub.3. Therefore, the chain link 1 CL.sub.1 and the chain link 2 CL.sub.2 are get connected in parallel and shares the input current I.sub.d. The chain link 1 CL.sub.1 and the chain link 2 CL.sub.2 are simultaneously used to generate the absolute value of the AC output voltage u.sub.s at the output of the single phase HMMC 200 during the generation of positive half cycle of the AC output voltage u.sub.s.
(74) During the generation of the negative half cycle of the AC output voltage u.sub.s at the output of the single phase HMMC 200, the switch S.sub.1 discontinues the circuit path and the switch S.sub.2 continues the circuit path for reversing the generated absolute voltage of the AC output voltage u.sub.s at the output of the single phase HMMC 200. Further, the reference voltage of the chain link 2 CL.sub.2 sets to the zero voltage by bypassing all the SMs in the chain link 2 CL.sub.2. Therefore, the chain link 1 CL.sub.1 and the chain link 3 CL.sub.3 are get connected in parallel and shares the input current I.sub.d. The chain link 1 CL.sub.1 and the chain link 3 CL.sub.3 are simultaneously used to generate the absolute value of the AC output voltage u.sub.s with the reverse polarity at the output of the single phase HMMC 200 during the generation of the negative half cycle of the AC output voltage u.sub.s.
(75)
(76) In an embodiment, the chain link 1 CL.sub.1, the chain link 2 CL.sub.2 and the chain link 3 CL.sub.3 are formed by connecting the unipolar and/or bipolar SMs in series.
(77) The chain link 1 CL.sub.1 is connected parallel to the chain link 2 CL.sub.2 and the chain link 3 CL.sub.3. The DC link voltage u.sub.d is the input DC voltage connected to the chain link 1 CL.sub.1. Further, the input current I.sub.d is generated due to the DC link voltage u.sub.d, is shared to flow through the chain link 1 CL.sub.1, the chain link 2 CL.sub.2 and the chain link 3 CL.sub.3 as the chain link 1 current i.sub.l, the chain link 2 current i.sub.2 and the chain link 3 current i.sub.3 respectively.
(78) The small arm inductor L.sub.1 is connected in series to the chain link 1 CL.sub.1. The small arm inductor L.sub.2 is connected in series to the chain link 2 CL.sub.2. The small arm inductor L.sub.3 is connected in series to the chain link 3 CL.sub.3. Further, an upper terminal of all the small arm inductors L.sub.1, L.sub.2 and L.sub.3 are connected in series to its corresponding chain links for limiting the circulating current within the chain links due to fluctuation of the capacitor voltage in the SMs. In an embodiment, the position and number of the small arm inductors L.sub.1, L.sub.2 and L.sub.3 can be modified as per requirement and design to minimize the circulating current.
(79) The chain link 1 CL.sub.1 is used to generate the absolute value of required amount of AC output voltage u.sub.s from the DC link voltage u.sub.d during the full cycle of the AC output voltage u.sub.s. The voltage generated by the chain link 1 CL.sub.1 is the chain link 1 voltage u.sub.l.
(80) The chain link 2 CL.sub.2 is simultaneously used along with the chain link 1 CL.sub.1 to generate the absolute value of the AC output voltage u.sub.s during the negative half cycle of the AC output voltage u.sub.s. Further, the SMs in the chain link 2 CL.sub.2 is bypassed to set the reference voltage of the chain link 2 CL.sub.2 to the zero voltage. The voltage generated by the chain link 2 CL.sub.2 is the chain link 2 voltage u.sub.2.
(81) The chain link 3 CL.sub.3 is simultaneously used along with the chain link 1 CL.sub.1 to generate the absolute value of the AC output voltage u.sub.s during the positive half cycle of the AC output voltage u.sub.s. Further, the SMs in the chain link 3 CL.sub.3 is bypassed to set the reference voltage of the chain link 3 CL.sub.3 to the zero voltage. The voltage generated by the chain link 3 CL.sub.3 is the chain link 3 voltage u.sub.3.
(82) The switch S.sub.1 is connected in series to a positive terminal of the DC link voltage u.sub.d and the chain link 2 CL.sub.2. The switch S.sub.2 is connected in series to the positive terminal of the DC link voltage u.sub.d and the chain link 3 CL.sub.3. The output of the single phase HMMC 300 is obtained from the node in the series connection of the chain link 2 CL.sub.2 and the switch S.sub.1 and the node in the series connection of the chain link 3 CL.sub.3 and the switch S.sub.2.
(83) During the generation of the positive half cycle of the AC output voltage u.sub.s at the output of the single phase HMMC 300, the switch S.sub.1 discontinues the circuit path and the switch S.sub.2 continues the circuit path. Further, the reference voltage of the chain link 2 CL.sub.2 sets to the zero voltage by bypassing all the SMs in the chain link 2 CL.sub.2. Therefore, the chain link 1 CL.sub.1 and the chain link 3 CL.sub.3 are get connected in parallel and shares the input current I.sub.d. The chain link 1 CL.sub.1 and the chain link 3 CL.sub.3 are simultaneously used to generate the absolute value of the AC output voltage u.sub.s at the output of the single phase HMMC 300, during the generation of the positive half cycle of the AC output voltage u.sub.s.
(84) During the generation of the negative half cycle of the AC output voltage u.sub.s at the output of the single phase HMMC 300, the switch S.sub.1 continues the circuit path and the switch S.sub.2 discontinues the circuit path. Further, the reference voltage of the chain link 3 CL.sub.3 sets to the zero voltage by bypassing all the SMs in the chain link 3 CL.sub.3. Therefore, the chain link 1 CL.sub.1 and the chain link 2 CL.sub.2 are get connected in parallel and shares the input current I.sub.d. The chain link 1 CL.sub.1 and the chain link 2 CL.sub.2 are simultaneously used to generate the absolute value of the AC output voltage u.sub.s at the output of the single phase HMMC 300, during the generation of the negative half cycle of the AC output voltage u.sub.s.
(85)
(86)
(87)
(88) The aforementioned working principles of the circuits shown in
(89) At least one of the circuits shown in
(90)
(91)
(92)
(93)
(94)
(95)
(96)
(97) Three units of single phase HMMC 100 shown in the
(98) Each phase of the three phase HMMC 1000 contains an upper chain link CL.sub.ux and a lower chain link CL.sub.lx connected in series in one leg with a parallel leg containing a parallel chain link CL.sub.px. In an embodiment, the parallel chain link CL.sub.px, the upper chain link CL.sub.ux and the lower chain link CL.sub.lx are formed from a mixed combination of the any unipolar and bipolar SMs. Further, the parallel chain link CL.sub.px, the upper chain link CL.sub.ux and the lower chain link CL.sub.lx are considered to be formed from series connection of the HBSMs and the FBSMs. The FBSMs are used to force commutate a thyristor valve near a zero crossing of a voltage before firing a complimentary thyristor valve.
(99) Further, the input current I.sub.dc is generated due to the DC link voltage u.sub.dc is shared to flow through the parallel chain link CL.sub.px, the upper chain link CL.sub.ux and the lower chain link CL.sub.lx as parallel chain link current i.sub.px, upper chain link current i.sub.ux and lower chain link current i.sub.lx respectively.
(100) A small arm inductor L.sub.x3 is connected in series to the parallel chain link CL.sub.px. A small arm inductor L.sub.x1 is connected in series to the upper chain link CL.sub.ux. A small arm inductor L.sub.x2 is connected in series to the lower chain link CL.sub.lx. Further, all the small arm inductors L.sub.x1, L.sub.x2 and L.sub.x3 are connected in series to its corresponding chain links for limiting the circulating current within the chain links due to fluctuation of the capacitor voltage in the SMs. In an embodiment, the position and number of the small arm inductors L.sub.x1, L.sub.x2 and L.sub.x3 can be modified as per requirement and design to minimize the circulating current.
(101) The parallel chain link CL.sub.px is used to generate the absolute value of required amount of the AC output voltage u.sub.sx from the DC link voltage u.sub.dc during the full cycle of the AC output voltage u.sub.sx. The voltage generated by the parallel chain link CL.sub.px is parallel chain link voltage u.sub.px.
(102) The upper chain link CL.sub.ux is simultaneously used along with the parallel chain link CL.sub.px to generate the absolute value of the AC output voltage u.sub.sx during the positive half cycle of the AC output voltage u.sub.sx. Further, the SMs in the upper chain link CL.sub.ux is bypassed to set the reference voltage of the upper chain link CL.sub.ux to the zero voltage. The voltage generated by the upper chain link CL.sub.ux is upper chain link voltage u.sub.ux.
(103) The lower chain link CL.sub.lx is simultaneously used along with the parallel chain link CL.sub.px to generate the absolute value of the AC output voltage u.sub.sx during the negative half cycle of the AC output voltage u.sub.sx. Further, the SMs in the lower chain link CL.sub.lx is bypassed to set the reference voltage of the lower chain link CL.sub.lx to the zero voltage. The voltage generated by the lower chain link CL.sub.lx is lower chain link voltage u.sub.lx.
(104) High voltage switches S.sub.1x and S.sub.2x are connected to the upper chain link CL.sub.ux and the lower chain link CL.sub.lx, where the switches S.sub.1x and S.sub.2x are connected in series. The switches S.sub.1x and S.sub.2x are used to continue and discontinue the circuit path in the three phase HMMC 1000. The current flowing through the switch Six is switch current i.sub.utx, when the switch S.sub.1 continues the circuit path. The current flowing through the switch S.sub.2, is the switch current i.sub.ltx, when the switch S.sub.2 continuous the circuit path. The output of the three phase HMMC 1000 is obtained from the node in the series connection of the upper chain link CL.sub.ux and the lower chain link CL.sub.lx and the node in the series connection of the switches S.sub.1x and S.sub.2x.
(105) The switches S.sub.1x and S.sub.2x of the three phase HMMC 1000 are formed by using a thyristor valve where a plurality of anti-parallel thyristors connected in series to form the thyristor valve as shown in
(106) Further, the switches S.sub.1x and S.sub.2x can be formed by using fully controlled semiconductor device like IGBTs or any other suitable semiconductor device. If S.sub.1x and S.sub.2x are formed by using fully controlled semiconductor device in series than the chain links can be formed using the unipolar SMs only.
(107) During the generation of the positive half cycle of the AC output voltage u.sub.sx at the output of the three phase HMMC 1000, the upper antiparallel thyristor valve T.sub.uxz is triggered (i.e., the switch S.sub.1x continues the circuit path and the switch S.sub.2x discontinues the circuit path). Further, the reference voltage of the lower chain link CL.sub.lx sets to the zero voltage by bypassing all the SMs in the lower chain link CL.sub.lx. Therefore, the parallel chain link CL.sub.px and the upper chain link CL.sub.ux are get connected in parallel with the load, shares the input current I.sub.dc and feeds a load/grid simultaneously. The parallel chain link CL.sub.px and the upper chain link CL.sub.ux are simultaneously used to generate the absolute value of the AC output voltage u.sub.sx at the output of the three phase HMMC 1000 during the generation of the positive half cycle of the AC output voltage u.sub.sx.
(108) During the generation of the negative half cycle of the AC output voltage u.sub.sx at the output of the three phase HMMC 1000, the lower antiparallel thyristor valve T.sub.lxz is triggered (i.e., the switch S.sub.1x discontinues the circuit path and the switch S.sub.2x continues the circuit path) for reversing the generated absolute voltage of the AC output voltage u.sub.sx at the output of the three phase HMMC 1000. Further, the reference voltage of upper chain link CL.sub.ux sets to the zero voltage by bypassing all the SMs in the upper chain link CL.sub.ux. Therefore, the parallel chain link CL.sub.px and the lower chain link CL.sub.lx are get connected in parallel, shares the input current I.sub.dc and feeds the load/grid simultaneously. The parallel chain link CL.sub.px and the lower chain link CL.sub.lx are simultaneously used to generate the absolute value of the AC output voltage u.sub.sx with the reverse polarity at the output of the three phase HMMC 1000, during the generation of the negative half cycle of the AC output voltage u.sub.sx.
(109) The three phase AC output voltage u.sub.sx is fed to a secondary winding of a transformer. Hence the secondary winding of the transformer is the load for the three phase HMMC 1000. Further, an AC output voltage u.sub.Gabc is obtained at a primary or grid side winding of the transformer through a series connected grid inductor L.sub.x and resistor R.sub.x. The current flows at the output of the transformer is i.sub.Gx.
(110) The primary side of the transformers in HMMC 1000 are exemplified as star connected. However, the primary or grid side of the converter can be connected in star or delta or any other configuration depending on the application.
(111) The three phase HMMC 1000 have a better fault handling capability due to presence of the thyristors. The thyristors have a higher surge current handling capability. Hence, the thyristors can be used to carry a higher fault current till an AC circuit breaker operates. For example, whenever a DC side fault occurs in the three phase HMMC 1000, all the thyristor valve should be fired. Besides blocking the firing pulses of all the SMs in the chain links (CL.sub.px, CL.sub.ux and CL.sub.lx). By doing so a DC fault current gets confined to the leg containing the thyristor valve, till the AC circuit breaker operates. Hence, the IGBTs in the SMs are safeguarded from a high fault current. Due to the presence of a DC side inductor L.sub.dc, the high fault current is below the surge current handling capability of the thyristor. The aforementioned method is stated as an example illustrative method for controlling the three phase HMMC 1000 during the DC side fault. However, any other suitable control method can be used to effectively limit the DC side fault current and to make the three phase HMMC 1000 become fault resistant.
(112)
(113) Three units of single phase HMMC 200 shown in the
(114) Each phase of HMMC 1100 has three chain links and two chain links are always connected in parallel across the load. Each phase of the three phase HMMC 1100 contains the leg with a chain link 2 CL.sub.2x, the leg with a chain link 3 CL.sub.3x connected in parallel with the leg containing a chain link 1 CL.sub.1x. In an embodiment, the chain link 1 CL.sub.1x, the chain link 2 CL.sub.2x and the chain link 3 CL.sub.3x are formed from the unipolar SMs.
(115) Further, an input current I.sub.dc is generated due to the DC link voltage u.sub.dc, is shared to flow through the chain link 1 CL.sub.1x, the chain link 2 CL.sub.2x and the chain link 3 CL.sub.3x as chain link 1 current i.sub.1x, chain link 2 current i.sub.2x and chain link 3 current i.sub.3x respectively.
(116) The small arm inductor Lx.sub.1 is connected in series to the chain link 1 CL.sub.1x. The small arm inductor Lx.sub.2 is connected in series to the chain link 2 CL.sub.2x. The small arm inductor Lx.sub.3 is connected in series to the chain link 3 CL.sub.3x. Further, all the small arm inductors Lx.sub.1, Lx.sub.2 and Lx.sub.3 are connected in series to its corresponding chain links for limiting the circulating current within the chain links due to fluctuation of the capacitor voltage in the SMs. In an embodiment, the position and number of the small arm inductors Lx.sub.1, Lx.sub.2 and Lx.sub.3 can be modified as per requirement and design to minimize the circulating current.
(117) The chain link 1 CL.sub.1x is used to generate the absolute value of required amount of AC output voltage u.sub.sx from the DC link voltage u.sub.dc during the full cycle of the AC output voltage u.sub.sx. The voltage generated by the chain link 1 CL.sub.1x is chain link 1 voltage u.sub.1x.
(118) The chain link 2 CL.sub.2x is simultaneously used along with the chain link 1 CL.sub.1x to generate the absolute value of AC output voltage u.sub.sx during the positive half cycle of the AC output voltage u.sub.sx. Further, the SMs in the chain link 2 CL.sub.2x is bypassed to set a reference voltage of chain link 2 CL.sub.2x to the zero voltage. The voltage generated by the chain link 2 CL.sub.2x is chain link 2 voltage u.sub.2x.
(119) The chain link 3 CL.sub.3x is simultaneously used along with the chain link 1 CL.sub.1x to generate the absolute value of the AC output voltage u.sub.sx during the negative half cycle of the AC output voltage u.sub.sx. Further, the SMs in the chain link 3 CL.sub.3x is bypassed to set the reference voltage of the chain link 3 CL.sub.3x to the zero voltage. The voltage generated by the chain link 3 CL.sub.3x is chain link 3 voltage u.sub.3x.
(120) The switches S.sub.1x and S.sub.2x of the three phase HMMC 1100 are formed by using the fully controlled semiconductor device like IGBTs. S.sub.1x and S.sub.2x can also be formed by using semi-controlled devices like thyristors. If S.sub.1x and S.sub.2x are formed by using semi-controlled devices than at least one bipolar SMs must be used in the chain links to facilitate commutation of the semi-controlled devices.
(121) The switch S.sub.1x is connected in series to the negative terminal of the corresponding DC link voltage (not shown) of each phase and the chain link 2 CL.sub.2x. The switch S.sub.2x is connected in series to the negative terminal of the corresponding DC link voltage (not shown) of each phase and the chain link 3 CL.sub.3x. The output of the three phase HMMC 1100 is obtained from the node in the series connection of the chain link 2 CL.sub.2x and the switch S.sub.1x and the node in series connection of the chain link 3 CL.sub.3x and the switch S.sub.2x.
(122) During the generation of the positive half cycle of the AC output voltage u.sub.sx at the output of the three phase HMMC 1100, the switch S.sub.1x continues the circuit path and the switch S.sub.2x discontinues the circuit path. Further, the reference voltage of the chain link 3 CL.sub.3x sets to the zero voltage by bypassing all the SMs in the chain link 3 CL.sub.3x. Therefore, the chain link 1 CL.sub.1x and the chain link 2 CL.sub.2x are get connected in parallel, shares the input current I.sub.dc and feeds the load/grid simultaneously. The chain link 1 CL.sub.1x and the chain link 2 CL.sub.2x are simultaneously used to generate the absolute value of the AC output voltage u.sub.sx at the output of the three phase HMMC 1100, during the generation of the positive half cycle of the AC output voltage u.sub.sx.
(123) During the generation of the negative half cycle of the AC output voltage u.sub.sx at the output of the three phase HMMC 1100, the switch S.sub.1x discontinues the circuit path and the switch S.sub.2x continues the circuit path for reversing the generated absolute voltage of the AC output voltage u.sub.sx at the output of the three phase HMMC 1100. Further, the reference voltage of chain link 2 CL.sub.2x sets to the zero voltage by bypassing all the SMs in the chain link 2 CL.sub.2x. Therefore, the chain link 1 CL.sub.1x and the chain link 3 CL.sub.3x are get connected in parallel, shares the input current I.sub.d and feeds the load/grid simultaneously. The chain link 1 CL.sub.1x and the chain link 3 CL.sub.3x are simultaneously used to generate the absolute value of the AC output voltage u.sub.sx with the reverse polarity at the output of the three phase HMMC 1100, during the generation of the negative half cycle of the AC output voltage u.sub.sx.
(124) The three phase AC output voltage u.sub.sx is fed to the secondary winding of the transformer. Hence the secondary winding of the transformer is the load for the three phase HMMC 1100. Further, the AC output voltage u.sub.Gabc is obtained at the primary winding of the transformer through the series connected grid inductor L.sub.x and resistor R.sub.x. The current flows at the output of the transformer is i.sub.Gx.
(125)
(126) Three units of single phase HMMC 300 shown in the
(127) The three phase HMMC 1200 has three chain links and two chain links are always connected in parallel across the load. Each phase of the three phase HMMC 1200 contains the leg with the chain link 2 CL.sub.2x, the leg with the chain link 3 CL.sub.3x connected in parallel with the leg containing the chain link 1 CL.sub.1x. In an embodiment, the chain link 1 CL.sub.1x, the chain link 2 CL.sub.2x and the chain link 3 CL.sub.3x are formed from the unipolar SMs.
(128) Further, the input current I.sub.dc is generated due to the DC link voltage u.sub.dc, is shared to flow through the chain link 1 CL.sub.1x, the chain link 2 CL.sub.2x and the chain link 3 CL.sub.3x as the chain link 1 current i.sub.1x, the chain link 2 current i.sub.2x and the chain link 3 current i.sub.3x respectively.
(129) The small arm inductor Lx.sub.1 is connected in series to the chain link 1 CL.sub.1x. The small arm inductor Lx.sub.2 is connected in series to the chain link 2 CL.sub.2x. The small arm inductor Lx.sub.3 is connected in series to the chain link 3 CL.sub.3x. Further, all the small arm inductors Lx.sub.1, Lx.sub.2 and Lx.sub.3 are connected in series to its corresponding chain links for limiting the circulating current within the chain links due to fluctuation of the capacitor voltage in the SMs. In an embodiment, the position and number of the small arm inductors Lx.sub.1, Lx.sub.2 and Lx.sub.3 can be modified as per requirement and design to minimize the circulating current.
(130) The chain link 1 CL.sub.1x is used to generate the absolute value of the required amount of the AC output voltage u.sub.sx from the DC link voltage u.sub.dc during the full cycle of the AC output voltage u.sub.sx. The voltage generated by the chain link 1 CL.sub.1x is the chain link 1 voltage u.sub.1x.
(131) The chain link 2 CL.sub.2x is simultaneously used along with the chain link 1 CL.sub.1x to generate the absolute value of the AC output voltage u.sub.sx during the negative half cycle of the AC output voltage u.sub.sx. Further, the SMs in the chain link 2 CL.sub.2x is bypassed to set the reference voltage of the chain link 2 CL.sub.2x to the zero voltage. The voltage generated by the chain link 2 CL.sub.2x is the chain link 2 voltage u.sub.2x.
(132) The chain link 3 CL.sub.3x is simultaneously used along with the chain link 1 CL.sub.1x to generate the absolute value of the AC output voltage u.sub.sx during the positive half cycle of the AC output voltage u.sub.sx. Further, the SMs in the chain link 3 CL.sub.3x is bypassed to set the reference voltage of the chain link 3 CL.sub.3x to the zero voltage. The voltage generated by the chain link 3 CL.sub.3x is the chain link 3 voltage u.sub.3x.
(133) The switches S.sub.1x and S.sub.2x of the three phase HMMC 1200 are formed by using the fully controlled semiconductor device like the IGBTs. S.sub.1x and S.sub.2x can also be formed by using semi-controlled devices like thyristors. If S.sub.1x and S.sub.2x are formed by using semi-controlled devices than at least one bipolar SMs must be used in the chain links to facilitate commutation of the semi-controlled devices.
(134) The switch S.sub.1x is connected in series to the positive terminal of the corresponding DC link voltage (not shown) of each phase and the chain link 2 CL.sub.2x. The switch S.sub.2x is connected in series to the positive terminal of the corresponding DC link voltage (not shown) of each phase and the chain link 3 CL.sub.3x. The output of the three phase HMMC 1200 is obtained from the node in the series connection of the chain link 2 CL.sub.2x and the switch S.sub.1x and the node in series connection of the chain link 3 CL.sub.3x and the switch S.sub.2x.
(135) During the generation of the negative half cycle of the AC output voltage u.sub.sx at the output of the three phase HMMC 1200, the switch S.sub.1x continues the circuit path and the switch S.sub.2x discontinues the circuit path. Further, the reference voltage of the chain link 3 CL.sub.3x sets to the zero voltage by bypassing all the SMs in the chain link 3 CL.sub.3x. Therefore, the chain link 1 CL.sub.1x and the chain link 2 CL.sub.lx are get connected in parallel, shares the input current I.sub.dc and feeds the load/grid simultaneously. The chain link 1 CL.sub.1x and the chain link 2 CL.sub.2x are simultaneously used to generate the absolute value of the AC output voltage u.sub.sx at the output of the three phase HMMC 1200, during the generation of the negative half cycle of the AC output voltage u.sub.sx.
(136) During the generation of the positive half cycle of the AC output voltage u.sub.sx at the output of the three phase HMMC 1200, the switch S.sub.1x discontinues the circuit path and the switch S.sub.2x continues the circuit path Further, the reference voltage of the chain link 2 CL.sub.2x sets to the zero voltage by bypassing all the SMs in the chain link 2 CL.sub.2x. Therefore, the chain link 1 CL.sub.1x and chain link 3 CL.sub.3x are connected in parallel, shares the input current I.sub.d and feeds the load/grid simultaneously. The chain link 1 CL.sub.1x and the chain link 3 CL.sub.3x are simultaneously used to generate the absolute value of the AC output voltage u.sub.sx at the output of the three phase HMMC 1200 during the generation of the positive half cycle of the AC output voltage u.sub.sx.
(137) The three phase AC output voltage u.sub.sx is fed to the secondary winding of the transformer. Hence the secondary winding of the transformer is the load for the three phase HMMC 1200. Further, an AC output voltage u.sub.Gabc is obtained at the primary or grid side winding of the transformer through the series connected grid inductor L.sub.x and resistor R.sub.x. The current flows at the output of the transformer is i.sub.Gx.
(138) In order to verify the working of the three phase HMMC 1000 as depicted in the
(139) TABLE-US-00001 TABLE 1 Simulation parameters Serial number Parameter Value 1 DC link voltage 200 kV 2 No. of submodules per 10 (8 HBSMs + 2 FBSMs) chain link (8 + 2 redundant) 3 Submodule capacitance 0.8 mF 4 Arm inductance (L.sub.x1 and 1 mH L.sub.x2) 5 Load R = 100 Ω L = 100 mH 6 Modulation index 0.97
(140)
(141) A new control technique is also developed to vary the modulation index of the converter. The block diagram of the new controller is presented in
(142) The results obtained from the proposed control method were found to be better than the exiting methods. The modulation index is changed from 1 to 0.7 at 1.2 seconds and results obtained are presented in
(143) In order to verify the working of the three phase HMMC 1100 as illustrated in the
(144) TABLE-US-00002 TABLE 2 Simulation parameters Serial number Parameter Value 1 DC link voltage 200 kV 2 No. of HBSM per chain 5 (4 + 1 redundant) link Submodule capacitor 26.3 kV voltage 3 Submodule capacitance 0.8 mF 4 Arm inductance (L.sub.x1, L.sub.x2 1 mH and L.sub.x3) 5 Load R = 100 Ω L = 100 mH
(145) The current flowing through the chain link 1 CL.sub.1x is shown in
(146) The aforesaid results are obtained by using standard third harmonic injection method. However, the proposed converters HMMC 1100 or 1200 can also be controlled using any other suitable control method.
(147)
(148) In the positive half cycle, the lower chain link CL.sub.lx is used to modify the voltage generated by the parallel chain link CL.sub.px into a pure sine wave (i.e., the lower chain link CL.sub.lx generates {Σ 6n harmonics voltages/3}) and upper chain link CL.sub.ux is used to generate the rectified sine wave required across the output of the three phase HMMC 1000. Similar steps are repeated in the negative half cycle. Hence, the DC link voltage obtained by using the proposed method is ripple free besides providing two parallel paths for the current. The above method can be easily extended to the proposed three phase HMMC 1100 and 1200.
(149) The model parameters listed in Table 1 and 2 are used for better illustration and validation. However, satisfactory results can be obtained from the HMMC 1000, HMMC 1100 or HMMC 1200 designed with any other suitable set of parameters depending on the application. These parameters are just considered as an example case.
(150) The foregoing description of the specific embodiments will so fully reveal the general nature of the embodiments herein that others can, by applying current knowledge, readily modify and or adapt for various applications such specific embodiments without departing from the generic concept, and, therefore, such adaptations and modifications should and are intended to be comprehended within the meaning and range of equivalents of the disclosed embodiments. It is to be understood that the phraseology or terminology employed herein is for the purpose of description and not of limitation. Therefore, while the embodiments herein have been described in terms of preferred embodiments, those skilled in the art will recognize that the embodiments herein can be practiced with modification within the spirit and scope of the embodiments as described herein.