Trench gate MOSFET and method of manufacturing the same
11527643 ยท 2022-12-13
Assignee
Inventors
- Nobuyuki Shirai (Hsinchu County, TW)
- Chun-Hsu Chang (Hsinchu County, TW)
- Ming-Hung Chou (Hsinchu County, TW)
Cpc classification
H01L21/0332
ELECTRICITY
H01L29/4236
ELECTRICITY
H01L21/0337
ELECTRICITY
H01L29/407
ELECTRICITY
H01L29/66734
ELECTRICITY
International classification
H01L29/423
ELECTRICITY
Abstract
Provided is a method of forming a trench gate MOSFET. A hard mask layer is formed on a substrate. The substrate is partially removed by using the hard mask layer as a mask, so as to form a trench in the substrate. A first insulating layer and a first conductive layer are formed in the lower portion of the trench. A sacrificial layer is formed on the side surface of the upper portion of the trench, and the sacrificial layer is connected to the hard mask layer. An interlayer insulating layer is formed on the first conductive layer by a thermal oxidation process when the sacrificial layer and the hard mask layer are present. A second insulating layer and a second conductive layer are formed in the upper portion of the trench. A trench gate MOSFET is further provided.
Claims
1. A trench gate MOSFET, comprising: a substrate, having a trench therein; a first conductive layer, disposed in a lower portion of the trench; a first insulating layer, disposed between the first conductive layer and the substrate; a second conductive layer, disposed in the trench and located on the first conductive layer; a second insulating layer, disposed between the second conductive layer and the substrate; and an interlayer insulating layer, disposed between the first conductive layer and the second conductive layer, wherein the interlayer insulating layer is dielectric oxide, wherein the trench has a width W1 at a surface of the substrate and a width W2 at a depth of 100-150 nm from the surface of the substrate, and a ratio of W1 to W2 is greater than 1 and less than 1.08.
2. The trench gate MOSFET of claim 1, further comprising a nitrogen-containing hard mask layer disposed on the substrate beside the trench.
3. The trench gate MOSFET of claim 2, wherein a top surface of a central portion of the interlayer insulating layer is higher than a top surface of an edge portion of the interlayer insulating layer.
4. The trench gate MOSFET of claim 2, wherein a nitrogen-containing hard mask layer is present on the surface of the substrate beside the trench when the interlayer insulating layer is formed by a thermal oxidation process.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
(1) The accompanying drawings are included to provide a further understanding of the invention, and are incorporated in and a part of the specification. The drawings are embodiments of the invention and together with the description, serve to explain the principles of the invention.
(2)
(3)
DESCRIPTION OF SECURITIES
(4) Reference will now be made in detail to the present preferred embodiments of the invention, examples of which are illustrated in the accompanying drawings. Wherever possible, the same reference numbers are used in the drawings and the description to refer to the same or like parts.
(5)
(6) Referring to
(7) Thereafter, a hard mask layer HM is formed on the substrate 101, and the hard mask layer HM exposes a portion of the substrate 101. In an embodiment, a hard mask material layer is formed on the epitaxial layer 102. In an embodiment, the method of forming the hard mask material layer includes performing a thermal oxidation process, a chemical vapour deposition (CVD) process or a combination thereof. Then, a pattering process (e.g., photolithography and etching process) is performed to the hard mask material layer, so as to form the hard mask layer HM. In an embodiment, the hard mask layer HM is a nitrogen-containing hard mask layer. For example, the material of the hard mask layer HM may include silicon nitride or silicon oxynitride. In an embodiment, the hard mask layer HM has a three-layer composite structure including, from bottom to top, a silicon oxide layer 104, a silicon nitride layer 105 and a silicon oxide layer 106, as shown in
(8) In addition, the structure of the hard mask layer HM is not limited to
(9) Afterwards, the substrate 101 is partially removed by using the hard mask layer HM as a mask, so as to form a trench T. In an embodiment, the trench T has a substantially vertical sidewall, as shown in
(10) Referring to
(11) Next, as shown in
(12) Referring to
(13) Referring to
(14) In the present invention, the sacrificial layer 112 includes a material the same as that of the hard mask layer HM, and the sacrificial layer 112 and the hard mask layer HM are connected to form a protective structure to protect the top corner of the trench T from being affected by the thermal oxidation process during the formation of the interlayer insulating layer 114. By such manner, the shape of the top edge of the trench remains substantially unchanged; that is, the substrate surface and the top sidewall of the trench T are maintained at a substantially right angle at the top corner of the trench T. In general, the process of forming the interlayer insulating layer takes a long time, causing severe deformation of the top corner of the trench T, resulting in difficulty of controlling the implantation depth of the subsequent doped region to be uniform. However, in the present invention, the protection structure constituted by the sacrificial layer 112 and the hard mask layer HM can protect the top corner of the trench T and maintain a substantially right angle at the top corner, so the conventional inconsistent depth of the doped region caused by deformation of the top corner is not observed.
(15) Referring to
(16) Referring to
(17) In the embodiment, the trench T has a width W1 at the surface of the substrate and a width W2 at a depth D1 from the surface of the substrate 101. In an embodiment, when the depth D1 is about 100 to 150 nm, the ratio of W1 to W2 is greater than 1 and less than 1.08, for example.
(18) Besides, in the case that the maximum depth of the trench T is D0, the trench T has a slightly inclined sidewall from the substrate surface to the depth D1 below the substrate surface, and has a substantially vertical sidewall from the depth D1 to the depth D0 below the substrate surface. For example, when the depth D1 is about 100 to 150 nm, the ratio of W1 to W2 is greater than 1 and less than 1.08, and the width of the trench T from the substrate surface to the depth D1 below the substrate surface is linearly decreased; and when the depth is greater than 100-150 nm, the width of the trench T is approximately the same.
(19) More specifically, the top of the trench is tilted slightly; that is, the depth D1 merely ranges from 100 to 150 nm and the included angle between the trench T and the substrate 101 is only slightly greater than 90 degrees and less than 110 degrees. Therefore, the top edge of the trench remains substantially intact, which will not affect the depth of the subsequently formed doped region 124. Therefore, in the present invention, the subsequently formed doped region 124 has no significant depth difference between the bottom surface of the doped region 124 close to the trench T and the bottom surface of the same doped region 124 away from the trench T. The depth of the doped region 124 is substantially maintained at the same level.
(20) Then, a screen insulating layer 118 is formed on the surface of the substrate 101. The material of the screen insulating layer 118 includes silicon oxide, and the forming method thereof includes performing a thermal oxidation process or a chemical vapour deposition process. The screen insulating layer 118 can serve as an implant mask for the subsequently formed body layer 122 and doped region 124.
(21) In an embodiment, the second insulating layer 116 and the screen insulating layer 118 may be formed in different steps, and the second insulating layer 116 is connected to the screen insulating layer 118, as shown in
(22) In another embodiment, the second insulating layer 116 and the screen insulating layer 118 may be formed in the same step. For example, the second insulating layer 116 and the screen insulating layer 118 are formed by performing a chemical vapour deposition process, and thus, the top corner of the trench T can be maintained intact, and the included angle between trench T and substance 101 is approximately 90 degrees.
(23) Still referring to
(24) Then, a body layer 122 is formed in the epitaxial layer 102. In an embodiment, the body layer 122 is a body layer having a second conductivity type, such as a P-type body layer, and the forming method thereof includes performing an ion implantation process.
(25) Next, a doped region 124 is formed in the body layer 122. In an embodiment, the doped region 124 is a doped region 124 having the first conductivity type, such as an N-type heavily doped region, and the forming method thereof includes performing an ion implantation process. The fabrication of the trench gate MOSFET 10 of the present invention is thus completed.
(26) In the above embodiment in which all the sacrificial layer 112 and all the hard mask layer HM are removed in the step of
(27)
(28) Referring to
(29) Referring to
(30) In the above embodiments, the first conductivity type is N type, and the second conductivity type is P type. However, the present invention is not limited thereto. People having ordinary skill in the art should appreciate that the first conductivity type can be P type, and the second conductivity type can be N type.
(31) The structures of the trench gate MOSFETs of the present invention will be described below. Referring to
(32) In an embodiment, as shown in
(33) In the trench gate MOSFET 10/20 of the present invention, the second conductive layer 120 (or the upper electrode) serves as a gate, the first conductive layer 110 (or the lower electrode) serves as a shielding gate or a source gate, the doped region 124 serves as a source, and the substrate 101 serves as a drain. The insulating layer 114 serves as an intra-gate insulating layer between the gate and the shielding gate.
(34) In view of above, the manufacturing method of the present invention is simple, and the process stability of the transistor can be easily improved by using the existing process. In the trench gate MOSFET of the present invention, the trench top corner is not severely deformed by a thermal oxidation process; that is, the surface of the substrate and the top wall of the trench are maintained at a substantially right angle around the top corner of the trench, so the depth of the subsequently formed doped region is easily controlled to be uniform. In other words, the depth of the doped region is substantially uniform, and the process stability of the device is accordingly improved.
(35) The present invention has been disclosed above in the preferred embodiments, but is not limited to those. It is known to persons skilled in the art that some modifications and innovations may be made without departing from the spirit and scope of the present invention. The scope of the present invention should be defined by the following claims.