MULTILAYER CIRCUIT BOARD

20190132952 ยท 2019-05-02

    Inventors

    Cpc classification

    International classification

    Abstract

    A multilayer circuit board includes a plurality of wiring layers laminated with insulation layers interposed therebetween, the multilayer circuit board further including a solder resist layer that covers a front face wiring layer formed on a front face side insulation layer, in which the front face wiring layer includes a pad for leg terminal to which a leg terminal of a connector is connected, the solder resist layer has an opening part for leg terminal which exposes a part of the pad for leg terminal, a via for leg terminal is provided beneath the pad for leg terminal in a predetermined range straddling a contour line of an opening part for leg terminal, and the via for leg terminal connects a first internal wiring layer with the pad for leg terminal.

    Claims

    1. A multilayer circuit board comprising a plurality of wiring layers laminated with insulation layers interposed therebetween, wherein the multilayer circuit board comprises a solder resist layer which covers a front face wiring layer located on an outermost front face side of the plurality of wiring layers, wherein the front face wiring layer includes a pad to which a terminal of a connector is bonded, the connector being mounted to a front face of the multilayer circuit board, the solder resist layer has an opening part which exposes a part of the pad, a via is provided in a predetermined range which straddles a contour line of the opening part beneath the pad, and the via connects an internal wiring layer located inside the multilayer circuit board out of the wiring layers with the pad.

    2. The multilayer circuit board according to claim 1, wherein the via is provided in a plural number along the contour line.

    3. The multilayer circuit board according to claim 2, wherein an internal wiring layer, which is located in a same layer, out of the internal wiring layers is connected with two or more vias out of the plural vias.

    4. The multilayer circuit board according to claim 1, wherein the opening part has a rectangular shape in a plan view, and the via is provided respectively at a portion of corner and a portion of side in the rectangular shape.

    5. The multilayer circuit board according to claim 1, wherein the via extends to a back face wiring layer which is located on utmost back face side of the wiring layers, to connect the pad, the internal wiring layer, and the back face wiring layer.

    Description

    BRIEF DESCRIPTION OF THE DRAWINGS

    [0021] FIG. 1 is s perspective view to schematically show a configuration of a connector seen from an insertion inlet side, and a configuration of a connector seen from the rear wall side.

    [0022] FIG. 2 is a plan view to show a part of the multilayer circuit board according to a first embodiment.

    [0023] FIG. 3 is a sectional view taken along a III-III line of FIG. 2.

    [0024] FIG. 4 is a sectional view taken along a IV-IV line of FIG. 2.

    [0025] FIG. 5 is a sectional view corresponding to FIG. 3 in the multilayer circuit board according to a second embodiment.

    [0026] FIG. 6 is a sectional view corresponding to FIG. 4 in the multilayer circuit board of the second embodiment.

    DETAILED DESCRIPTION

    First Embodiment

    [0027] A multilayer circuit board 1 according to the present disclosure will be described below with reference to the drawings.

    [0028] The multilayer circuit board 1 is a multilayer circuit board made up of a large number of wiring layers laminated with insulation layers interposed therebetween. Various electronic parts and a connector are mounted at predetermined positions of the multilayer circuit board.

    [0029] A connector 10 includes, as shown in (1) and (2) of FIG. 1, a housing 14 having an insertion port 12 into which a socket (not shown) of another electronic part is inserted, a leg terminal 18 arranged on each side wall 16 of the housing 14, and a signal terminal 22 protruding from a rear wall 20 of the housing 14, which is located on opposite side of the insertion port 12.

    [0030] The connector 10 is mounted as a result of the leg terminal 18 and the signal terminal 22 being soldered to predetermined positions of the front face of the multilayer circuit board 1.

    [0031] In a portion to which the connector 10 is mounted on the front face of the multilayer circuit board 1, as shown in FIG. 2, a pad 24 for leg terminal to which the leg terminal 18 of the connector 10 is bonded, and a pad 26 for signal terminal to which the signal terminal 22 of the connector 10 is bonded are provided.

    [0032] The pad 24 for leg terminal and the pad 26 for signal terminal are formed as a result of a predetermined site of the front face wiring layer 30, which is provided on the front face side insulation layer 28 located on the utmost front face side of the multilayer circuit board 1, being processed into a predetermined shape. Note that the front face wiring layer 30 forms, besides that, a wiring pattern 34 of a predetermined shape as well.

    [0033] Here, in the front face side insulation layer 28 and the front face wiring layer 30, a solder resist layer 32 is provided on a portion where contact with the solder should be avoided. Since portions of the pad 24 for leg terminal and the pad 26 for signal terminal as described above conversely need to come into contact with the solder to form a solder bonding part, the solder resist layer 32 is not provided on the pad 24 for leg terminal and the pad 26 for signal terminal, and these pads are partially exposed.

    [0034] The pad 24 for leg terminal is provided, as obvious from FIG. 2, at a predetermined position where the leg terminal 18 arranged on each side wall 16 of the housing 14 are respectively positioned when the connector 10 is set to an intended mounting site 36. The pad 24 for leg terminal has a rectangular shape in a plan view, and a range (hereafter, referred to as an outer peripheral edge part 40) which extends inwardly from the outer peripheral edge 38 by a predetermined length is covered with the solder resist layer 32. Then, in the pad 24 for leg terminal, a portion excepting the outer peripheral edge part 40, that is, a portion which is not covered with the solder resist layer 32, is exposed.

    [0035] Here, in the solder resist layer 32, a portion which is overlapped with the outer peripheral edge part 40 of the pad 24 for leg terminal is referred to as an overlapped part 44, and a portion which exposes the pad 24 for leg terminal is referred to as an opening part (hereinafter, referred to as an opening part 46 for leg terminal). The opening part 46 for leg terminal forms a rectangular contour which is similar to a reduced shape of the contour of the pad 24 for leg terminal.

    [0036] In the present embodiment, a via (hereinafter, referred to as a via 48 for leg terminal) is provided in a predetermined range straddling a contour line of the opening part 46 for leg terminal of the above described solder resist layer 32 beneath the pad 24 for leg terminal. Specifically, as described by an imaginary circle in FIG. 2, the via 48 for leg terminal is provided along the contour line of the rectangular of the opening part 46 for leg terminal. More specifically, a total of ten vias 48 for leg terminal: one for each portion of four corners of the contour line of a rectangular; two for a portion of long side 50 of the contour line of the rectangular; and one for each portion of short side 52 of the contour line of the rectangular, are provided per one pad 24 for leg terminal.

    [0037] The via 48 for leg terminal reaches a first internal wiring layer 54 which is the wiring layer of the second layer, supposing that the front face wiring layer 30 is the wiring layer of the first layer, as shown in FIG. 3, thereby connecting the first internal wiring layer 54 and the pad 24 for leg terminal.

    [0038] Here, in FIG. 3, reference sign 80 shows a central insulation layer; reference sign 82 a second internal wiring layer which is a wiring layer of the third layer; reference sign 84 a back face side insulation layer; reference sign 86 a back face wiring layer; and reference sign 88 a back face side solder resist layer, respectively. Note that the same applies to FIGS. 4 to 6 described below.

    [0039] On the other hand, the pad 26 for signal terminal is provided at a predetermined position where the signal terminal 22 protruding from the rear wall 20 of the housing 14, when the connector 10 is set to an intended mounting site 36 as shown in FIG. 2.

    [0040] The pad 26 for signal terminal is formed by processing a part of the wiring pattern 34 of the front face wiring layer 30 to have a wide width, and has a rectangular shape in a plan view. In this pad 26 for signal terminal, a portion (hereinafter, referred to as an expanded width part 56) which is expanded further than the width of the wiring pattern 34 is covered with a solder resist layer 32, and a portion having the same width as that of the wiring pattern 34 is exposed. That is, in the solder resist layer 32 of a portion where each pad 26 for signal terminal is present, a rectangular opening part (hereinafter, referred to as an opening part 60 for signal terminal) is provided as obvious from FIG. 2.

    [0041] In the present embodiment, a via (hereinafter, referred to as a via 62 for signal terminal) is provided in a predetermined range straddling a contour line of the opening part 60 for signal terminal of the solder resist layer 32 beneath the pad 26 for signal terminal. Specifically, as described by an imaginary circle in FIG. 2, a via 62 for signal terminal is provided in a portion of a shorter side 64 of the contour line of a rectangular of the opening part 60 for signal terminal.

    [0042] More specifically, per one pad 26 for signal terminal, a total of two vias for signal terminal 62: one for each portion of short side 64 of the contour line of a rectangular are provided for one pad 26 for signal terminal.

    [0043] Note that if there is margin between each signal terminal, configuration may be such that a pattern width of the signal terminal is expanded, a via 62 for signal terminal is provided in a portion of long side of the opening part 60 for signal terminal, and a solder resist is coated on the long side of the signal terminal.

    [0044] The via 62 for signal terminal reaches the first internal wiring layer 54, which is the second wiring layer, letting the front face wiring layer 30 be the first wiring layer, thus connecting the first internal wiring layer 54 and the pad 26 for signal terminal, as shown in FIG. 4.

    [0045] Such a multilayer circuit board 1 can be manufactured by a conventionally used manufacturing method such as a build-up method to manufacture multilayer circuit boards. In that case, the front face wiring layer 30, the first internal wiring layer 54, the solder resist layer 32, each insulation layer, the pad 24 for leg terminal, the pad 26 for signal terminal, the via 48 for leg terminal, the via 62 for signal terminal, and so on are provided such that the above described positional relationship is realized. Further, the method for forming the via 48 for leg terminal and the via 62 for signal terminal is not specifically limited, and they are formed by a generally used method. At this time, the interior of each via is preferably a filled via which is filled with copper plating.

    [0046] On the multilayer circuit board 1 including the via 48 for leg terminal and the via 62 for signal terminal, various electronic parts and the connector 10 are mounted by being soldered.

    [0047] When the connector 10 is soldered, the leg terminal 18 is bonded onto the pad 24 for leg terminal via a solder bonding part 70, and the signal terminal 22 is bonded to the pad 26 for signal terminal via a solder bonding part 72, as shown in FIGS. 3 and 4.

    [0048] Here, for example, when a user performs withdrawal and insertion of a socket from and into the connector 10 multiple times, thereby repeatedly applying large stress in an arrow A direction and an arrow B direction shown in FIG. 3, or applies large stress in a direction different from the regular withdrawal and insertion direction such as an arrow C direction of FIG. 4, stress is likely to be concentrated at a tip end of the solder bonding part 70, 72, that is, a tip end portion of a solder fillet. Since generally the tip end portion of the solder fillet extends to a portion of contour line of an opening part (opening part 46 for leg terminal, opening part 60 for signal terminal) of the solder resist layer 32, a tip end portion of the solder fillet is positioned in the vicinity of the contour line. Therefore, the vicinity of the contour line of the opening part of the solder resist layer 32 in a pad (pad 24 for leg terminal, pad 26 for signal terminal) is likely to be subjected to stress, and peeling off is likely to occur with such a portion as a starting point. For such a situation, in the multilayer circuit board 1 of the present embodiment, the via 48 for leg terminal and the via 62 for signal terminal are present beneath the contour line of the opening part of the solder resist layer 32, and these vias connect the pads (pad 24 for leg terminal, pad 26 for signal terminal) with the first internal wiring layer 54. Since these vias exert anchor effect, they can effectively prevent the pad from being peeled off even if stress is applied to the pad portion. Therefore, it is possible to obviate the need of reinforcement with reinforcement resin.

    Second Embodiment

    [0049] Hereinafter, a second embodiment will be described as another embodiment. Upon this description, only portions which are different from those of the first embodiment will be described, and for like portions as those of the first embodiment, detailed description will be omitted by using like reference signs.

    [0050] A multilayer circuit board 3 of the second embodiment is, as shown in FIGS. 5 and 6, the same as that of the first embodiment excepting that a through via extending from the front face wiring layer 30 to the first internal wiring layer 54, the second internal wiring layer 82, and the back face wiring layer 86 is used as a via 90 for leg terminal and a via 92 for signal terminal.

    [0051] Formation of the through via is not specifically limited, and it can be formed by a general forming method. In the present embodiment, the interior of the through via is filled with resin 94. That is, the via 90 for leg terminal and the via 92 for signal terminal are hole-filling through vias.

    [0052] According to the multilayer circuit board 3 of the second embodiment, since the vias located beneath the pad 24 for leg terminal and the pad 26 for signal terminal reach not only the first internal wiring layer 54, but also the second internal wiring layer 82 and the back face wiring layer 86 on the back face side to be connected with these layers, an anchor effect stronger than that of the first embodiment is obtained. For that reason, when stress is applied to the connector 10, it is possible to more reliably suppress the occurrence of a failure that a pad is peeled off when stress is applied to the connector 10.

    [0053] Here, as shown in FIG. 6, beneath the pad 26 for signal terminal, the first internal wiring layer 54 and the second internal wiring layer 82 are divided between a via 92R for signal terminal on the right side in FIG. 6 and a via 92L for signal terminal on the left side in FIG. 6. On the other hand, as shown in FIG. 5, beneath the pad 24 for leg terminal, the first internal wiring layer 54 and the second internal wiring layer 82 are connected between a via 90R for leg terminal on the right side in FIG. 5 and a via 90L for leg terminal on the left side in FIG. 5. In this way, it is possible to increase the area in contact with an insulation layer in the internal wiring layer which is connected with a via, in a configuration (hereinafter, referred to as a connected configuration) in which the internal wiring layer of the same layer is connected between two or more vias compared with in a configuration (hereinafter, referred to as a divided configuration) in which the internal wiring layer is divided between vias. Therefore, the internal wiring layer connected with the via can resist more strongly against stress applied in a direction in which the pad is peeled off, that is, a direction in which the via is withdrawn, in the connected configuration than in the divided configuration, thus exerting larger anchor effect, which is therefore preferable. Note that when the above described connected configuration is adopted, it is more preferable to arrange the internal wiring layer at a shortest distance between two or more vias. This is because connecting vias at a shortest distance in that way increases integrity among vias, further enhancing the anchor effect.

    [0054] Note that the fact that more excellent anchor effect can be obtained in a connected configuration compared with in a divided configuration, will not be limited to through vias, and the same applies to a via which extends only to the internal wiring layer on a middle way without passing through to the back face wiring layer.

    [0055] Note that the present invention will not be limited to the above described embodiments, and various variations thereof are possible. For example, the forming position and the number of vias can be arbitrarily set. Moreover, wiring layers to be connected with the vias can be arbitrarily set as well. Further, the shape of the pad will not be limited to a rectangle, and may be arbitrarily selected, such as to be polygonal, circular, elliptic, and so on.

    EXPLANATION OF REFERENCE SIGNS

    [0056] 1 Multilayer circuit board [0057] 3 Multilayer circuit board [0058] 10 Connector [0059] 18 Leg terminal [0060] 22 Signal terminal [0061] 24 Pad for leg terminal [0062] 26 Pad for signal terminal [0063] 28 Front face side insulation layer [0064] 30 Front face wiring layer [0065] 32 Solder resist layer [0066] 46 Opening part for leg terminal [0067] 48 Via for leg terminal [0068] 54 First internal wiring layer [0069] 60 Opening part for signal terminal [0070] 62 Via for signal terminal