Field effect transistor, method of fabricating field effect transistor, and electronic device
11522076 · 2022-12-06
Assignee
Inventors
Cpc classification
H01L29/1054
ELECTRICITY
H01L29/66356
ELECTRICITY
B82Y10/00
PERFORMING OPERATIONS; TRANSPORTING
H01L29/778
ELECTRICITY
H01L29/267
ELECTRICITY
H01L29/7606
ELECTRICITY
H01L29/78684
ELECTRICITY
H01L29/78696
ELECTRICITY
International classification
H01L29/66
ELECTRICITY
H01L29/16
ELECTRICITY
Abstract
A field effect transistor (FET), a method of fabricating a field effect transistor, and an electronic device, the field effect transistor comprises: a source and a drain, the source being made of a first graphene film; a channel disposed between the source and the drain, and comprising a laminate of a second graphene film and a material layer having semiconductor properties, the second graphene film being formed of bilayer graphene; and a gate disposed on the laminate and electrically insulated from the laminate.
Claims
1. A field effect transistor, comprising: a source and a drain, the source being made of a first graphene film; a channel disposed between the source and the drain, and comprising a laminate of a second graphene film and a material layer having semiconductor properties, the second graphene film being formed of bilayer graphene; and a gate disposed on the laminate and electrically insulated from the laminate, wherein the first graphene film and the material layer are in direct contact with a surface of a substrate, and the second graphene film is disposed directly on a first part of a surface of the material layer away from the substrate and physically separated from the substrate by the material layer; wherein the first graphene film is previously disconnected from the second graphene film, and a projection of the first graphene film on the surface of the substrate is directly adjacent to a projection of the second graphene film on the surface of the substrate; wherein a gate insulating layer is disposed directly on a surface of the second graphene film away from the material layer and directly on a second part of the surface of the material layer away from the substrate, and the second part is not covered by the second graphene film; and wherein the gate is disposed on a surface of the gate insulating layer away from the substrate.
2. The field effect transistor according to claim 1, wherein the source is in electrical contact with the channel.
3. The field effect transistor according to claim 1, wherein the first graphene film and the second graphene film are both bilayer graphene films of an AB stack type.
4. The field effect transistor according to claim 1, wherein the material layer having semiconductor properties is n-doped or p-doped.
5. The field effect transistor according to claim 1, wherein the gate insulating layer is formed on the channel and has an equivalent oxide thickness of less than 2 nm.
6. The field effect transistor according to claim 1, wherein the drain is formed of the material layer having semiconductor properties.
7. The field effect transistor according to claim 1, wherein the drain is formed of a metal or a third graphene film.
8. The field effect transistor according to claim 1, wherein the material layer having semiconductor properties is formed by at least one of: a carbon nanotube, a semiconductor nanowire, a two-dimensional semiconductor material, and a three-dimensional semiconductor material.
9. A method of fabricating a field effect transistor, comprising: forming a channel on a substrate; forming a source and a drain on the substrate, such that the channel is disposed between the source and the drain; forming a gate insulating layer on the channel; and forming a gate on the channel such that a projection of the gate on the substrate overlaps with a projection of the channel on the substrate, wherein the gate is formed on a surface of the gate insulating layer away from the substrate; wherein the source is formed of a first graphene film, the channel comprises a laminate of a second graphene film and a material layer having semiconductor properties, the second graphene film being formed of bilayer graphene, and the gate is electrically insulated from the laminate; wherein the first graphene film and the material layer are in direct contact with a surface of the substrate, and the second graphene film is formed directly on a first part of a surface of the material layer away from the substrate and physically separated from the substrate by the material layer; wherein the first graphene film is physically disconnected from the second graphene film, and a projection of the first graphene film on the surface of the substrate is directly adjacent to a projection of the second graphene film on the surface of the substrate; and wherein the gate insulating layer is formed directly on a surface of the second graphene film away from the material layer and directly on a second part of the surface of the material layer away from the substrate, and the second part is not covered by the second graphene film.
10. The method according to claim 9, wherein the step of forming a source and a drain on the substrate further comprises electrically contacting the source with the channel.
11. The method according to claim 9, wherein the first graphene film and the second graphene film are both bilayer graphene films of an AB stack type.
12. The method according to claim 9, wherein the material layer having semiconductor properties is n-doped or p-doped.
13. The method according to claim 9, wherein the gate insulating layer has an equivalent oxide thickness of less than 2 nm.
14. The method according to claim 9, wherein the step of forming a source and a drain on the substrate further comprises forming the drain with the material layer having semiconductor properties.
15. The method according to claim 9, wherein the step of forming a source and a drain on the substrate further comprises forming the drain with a metal or a third graphene film.
16. The method according to claim 9, wherein the material layer having semiconductor properties is formed by at least one of: a carbon nanotube, a semiconductor nanowire, a two-dimensional semiconductor material, and a three-dimensional semiconductor material.
17. An electronic device comprising a field effect transistor, the field effect transistor comprising: a source and a drain, the source being made of a first graphene film; a channel disposed between the source and the drain, and comprising a laminate of a second graphene film and a material layer having semiconductor properties, the second graphene film being formed of bilayer graphene; and a gate disposed on the laminate and electrically insulated from the laminate; wherein the first graphene film and the material layer are in direct contact with a surface of a substrate, and the second graphene film is disposed directly on a first part of a surface of the material layer away from the substrate and physically separated from the substrate by the material layer; wherein the first graphene film is physically disconnected from the second graphene film, and a projection of the first graphene film on the surface of the substrate is directly adjacent to a projection of the second graphene film on the surface of the substrate; wherein a gate insulating layer is disposed directly on a surface of the second graphene film away from the material layer and directly on a second part of the surface of the material layer away from the substrate, and the second part is not covered by the second graphene film; and wherein the gate is disposed on a surface of the gate insulating layer away from the substrate.
18. The field effect transistor according to claim 1, wherein an area of a projection of the gate on the surface of the substrate is equal to an area of a projection of the gate insulating layer on the surface of the substrate.
19. The method according to claim 9, wherein an area of a projection of the gate on the surface of the substrate is equal to an area of a projection of the gate insulating layer on the surface of the substrate.
20. The electronic device according to claim 17, wherein an area of a projection of the gate on the surface of the substrate is equal to an area of a projection of the gate insulating layer on the surface of the substrate.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
(1) The figures illustrate exemplary embodiments of the present disclosure, and, together with their depictions, are used to explain the principles of the present disclosure. The figures, which are included and constitute part of the Description are provided to provide a further understanding of the present disclosure.
(2)
(3)
(4)
(5)
(6)
(7)
(8)
(9)
(10)
(11)
(12)
(13)
(14)
(15)
(16)
(17)
DETAILED DESCRIPTION
(18) The present disclosure will be further described in detail below in conjunction with the Drawings and embodiments. It is to be understood that the specific embodiments described herein are only for the purpose of illustration, instead of limiting the present disclosure. It is to be noted that, for the convenience of depictions, only parts related to the present disclosure are shown in the drawings.
(19) It is also to be noted that under the circumstance of no conflicts, the features in the embodiments and the embodiments in the present disclosure may be combined with each other. The present disclosure will be described in detail below with reference to the Drawings and embodiments.
(20)
(21) A material 102 may be disposed on the substrate 101. The material 102 has electrical properties of a semiconductor. For example, the materials 102 may include carbon nanotubes, semiconductor nanowires, two-dimensional semiconductor materials (such as black phosphorus and molybdenum disulfide), or three-dimensional semiconductor materials (such as silicon). However, the present disclosure is not limited thereto. Furthermore, for electronic transistors, the material 102 is n-doped such that the material 102 has such electrical properties as an n-type semiconductor (e.g., electrons become primary carriers), and for hole-type transistors, the material 102 is p-doped such that the material 102 has such electrical properties as a p-type semiconductor (e.g., holes become primary carriers). The material 102 can be doped by, for example, a high temperature thermal diffusion technique or an ion implantation technique. The material 102 can be formed on the substrate 101 with chemical methods such as chemical vapor deposition or physical methods such as coating. Alternatively, the surface of the substrate 101 may also be doped to form the material 102. For example, when the substrate 101 is silicon-on-insulator, the silicon may be doped to form the material 102. In
(22) A first graphene film 103 is further disposed on the substrate 101. Further, as shown in
(23) A second graphene film 108 may be disposed on the material 102. The second graphene film 108 can be laminated with a portion of the material 102. Similarly, the second graphene film 108 may be in the form of an AB stack type or an AA stack type. In the case where the first graphene film 103 is formed of bilayer graphene, the second graphene film 108 may be the same as the first graphene film 103, and for example, formed of a bilayer graphene of an AB stack type. In a possible embodiment of the present disclosure, the first graphene film 103 and the second graphene film 108 may be formed of the same bilayer graphene. In an embodiment of the present disclosure, the first graphene film 103 and the second graphene film 108 may be prepared in advance. The bilayer graphene can be prepared with methods such as physical stripping or chemical vapor deposition.
(24) As shown in
(25) The gate insulating layer 104 may be laminated with the second graphene film 108. For example, the gate insulating layer 104 may include HfO2, Y2O3 or other insulating materials. The gate insulating layer 104 can be formed with a method such as atomic layer deposition. Although the gate insulating layer 104 and the second graphene film 108 are only shown to cover a portion of the material 102 in
(26) The gate 106 may be disposed on the gate insulating layer 104 and electrically insulated from the material 102 by the gate insulating layer 104. The projection of the gate 106 on the material 102 at least partially overlaps with the projection of the gate insulating layer 104 and the second graphene film 108 on the material 102, and the projected area of the gate 106 on the material 102 can be less than or equal to the projected area of the gate insulating layer 104 or the second graphene film 108 on the material 102. For example,
(27)
(28)
(29) Compared with related arts, the field effect transistor according to an embodiment of the present disclosure can realize a subthreshold swing of less than 60 mV/Dec at room temperature, and can realize a smaller operating voltage, a similar on-state current and a smaller off-state current, reducing power consumption.
(30)
(31) In the present embodiment, the first graphene film 503 is also located between the gate insulating layer 504 and the material 502. That is, the graphene film for forming the source and the graphene film in the channel are formed of the same graphene film. Although
(32)
(33) Similarly, compared with related arts, a field effect transistor having the structure shown in
(34)
(35) S1: forming a channel on a substrate;
(36) S2: forming a source and a drain on the substrate, such that the channel is disposed between the source and the drain; and
(37) S3: forming a gate on the channel such that a projection of the gate on the substrate overlaps with a projection of the channel on the substrate, wherein the source is formed of a first graphene film, the channel comprises a laminate of a second graphene film and a material layer having semiconductor properties, the second graphene film being formed of bilayer graphene, and the gate is electrically insulated from the laminate.
(38) As shown in
(39) S11: disposing a material 702 on the substrate 701 and patterning the material 702; and
(40) S12: disposing a second graphene film 708 on the patterned material 702 and patterning the second graphene film 708.
(41)
(42) Alternatively, the substrate 701 can be doped to form the material 702. For example, when the substrate 701 is silicon-on-insulator, the silicon can be doped to form the material 702. The material 702 can be formed in direct contact with the substrate 701. However, those skilled in the art will appreciate that other layers or elements can be present between the material 702 and the substrate 701.
(43) As shown in
(44) S21: disposing a first graphene film 703 on the substrate 701; and
(45) S22: patterning the first graphene film 703 to form a source.
(46)
(47) In the present embodiment, the drain is also formed of the material 702. In the case where the drain and the channel are both formed of the material 702, the drain and the channel can be formed in the same step. By forming the drain and the channel from the same layer of material, the fabricating method of the field effect transistor can be simplified, the cost can be reduced, and the fabricating time can be shortened. However, it will be understood by those skilled in the art that the drain formed by the third graphene film can also be formed by steps similar to sub-steps S21 and S22, with the drain and the source being formed on both sides of the channel. For example, a third graphene film may be disposed on the substrate 701, and the third graphene film is patterned to form a drain. It should be understood by those skilled in the art that the first graphene film and the third graphene film may be the same or different, and the disclosure is not limited thereto. For example, both the source and the drain can be formed of single layer graphene. In the case where the drain and the source are formed of the same graphene, the drain may be formed by the first graphene film 703 in the sub-step S22. In a possible embodiment of the present disclosure, the first graphene film 703 and the second graphene film 708 may also be formed of the same bilayer graphene film. For example, after patterning the material 702, a bilayer graphene film covering the substrate 701 and the material 702 can be formed, and then the bilayer graphene film can be patterned to form integrally a first graphene film 703 and a second graphene film 708. In another possible embodiment of the present disclosure, the first graphene film 703, the second graphene film 708, and the third graphene film may be formed of the same bilayer graphene film. In another possible embodiment of the present disclosure, the first graphene film 703, the second graphene film 708, and the third graphene film may be different from each other or any two of the three films are identical, and the disclosure is not limited thereto.
(48) According to an embodiment of the present disclosure, the method may further include forming a source and a drain.
(49) According to an embodiment of the present disclosure, the method may further include forming a gate insulating layer.
(50) Step S3 will be described in detail below with reference to
(51) Those skilled in the art should understand that the above mentioned substrate 701, material 702, first graphene film 703, source 705, gate 706, drain 707, and second graphene film 708 are the same as the substrate 101, material 102, first graphene film 103, source 105, gate 106, drain 107, and second graphene film 108 in
(52) Compared with related arts, a field effect transistor fabricated with the method according to an embodiment of the present disclosure can realize a subthreshold swing of less than 60 mV/Dec at room temperature, and can realize a smaller operating voltage, a similar on-state current and a smaller off-state current, reducing power consumption.
(53) Those skilled in the art will appreciate that in some alternative embodiments, the steps shown in the flow charts can be performed in a different order than shown in the Drawings. For example, two blocks shown in succession may in fact be executed substantially in parallel, or sometimes in a reverse order, depending on actual requirements.
(54)
(55) It should be understood by those skilled in the art that the present disclosure is not limited by the scope of the disclosure. Other variations or modifications may be made by those skilled in the art based on the disclosure above, and such changes or modifications are still within the scope of the present disclosure.