Method for fabricating semiconductor device
10217756 ยท 2019-02-26
Assignee
Inventors
Cpc classification
H10B41/47
ELECTRICITY
H10B41/41
ELECTRICITY
H01L21/0217
ELECTRICITY
H10B41/48
ELECTRICITY
H01L29/513
ELECTRICITY
International classification
H01L21/02
ELECTRICITY
Abstract
A semiconductor device including a logic transistor, a non-volatile memory (NVM) cell and a contact etching stop layer (CESL) is shown. The CESL includes a first silicon nitride layer on the logic transistor but not on the NVM cell, a silicon oxide layer on the first silicon nitride layer and on the NVM cell, and a second silicon nitride layer disposed on the silicon oxide layer over the logic transistor and disposed on the silicon oxide layer on the NVM cell.
Claims
1. A method for fabricating a semiconductor device, comprising: providing a substrate having a logic transistor and a non-volatile memory (NVM) cell thereon; and forming a contact etching stop layer (CESL), comprising: forming a first silicon nitride layer on the logic transistor but not on the NVM cell; forming a silicon oxide layer on the first silicon nitride layer and on the NVM cell; and forming a second silicon nitride layer on the silicon oxide layer over the logic transistor, and also on the silicon oxide layer on the NVM cell.
2. The method device of claim 1, wherein the NVM cell comprises a single-poly non-volatile memory (SPNVM) cell.
3. The method of claim 1, wherein the NVM cell comprises a memory cell comprising a charge trapping layer.
4. The method of claim 3, wherein the charge trapping layer comprises a silicon nitride film.
5. The method of claim 4, wherein the memory cell comprising the charge trapping layer comprises a silicon/oxide/nitride/oxide/silicon (SONOS) cell.
6. The method of claim 1, wherein the NVM cell comprises a memory cell having a stack of a floating gate and a control gate.
7. The method of claim 1, wherein a self-aligned silicide (salicide) layer has been formed on the logic transistor and the NVM cell on the provided substrate, the first silicon nitride layer is also formed on the salicide layer formed on the logic transistor, and the silicon oxide layer is also formed on the salicide layer formed on the NVM cell.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
(1)
(2)
DESCRIPTION OF EMBODIMENTS
(3) This invention will be further explained with the following embodiment and the accompanying drawings, which are not intended to restrict the scope of this invention. For example, although the SPNVM cell being exemplified in the first embodiment has a structure as illustrated in
(4)
(5) Referring to
(6) A CESL 120 is formed on the above structure, including a first SiN layer 122 on the logic transistor 12 but not on the SPNVM cell 10, a silicon oxide layer 124 on the first SiN layer 122 and on the SPNVM cell 10, and a second SiN layer 126 disposed on the silicon oxide layer 124 over the logic transistor 12 and disposed on the silicon oxide layer 124 on the NVM cell 10. The CESL 120 can be formed, after the above structure is provided, by steps comprising: forming the first SiN layer 122 on the logic transistor 12 but not on the SPNVM cell 10, forming the silicon oxide layer 124 on the first SiN layer 122 and on the SPNVM cell 10, and forming the second SiN layer 126 on the silicon oxide layer 124 over the logic transistor 12, and also on the silicon oxide layer 124 on the NVM cell 10. An inter-layer dielectric (ILD) layer 130 is then formed covering the resulting structure.
(7) The first SiN layer 122 may have been subjected to UV-curing to serve as a stress film capable of improving the performance of logic transistor 12. The thickness of the first SiN layer 122 may be in the range of 400 to 700 angstroms. The silicon oxide layer 124 may be formed with PECVD. The thickness of the silicon oxide layer 124 may be in the range of 200 to 400 angstroms. The thickness of the second SiN layer 126 may be in the range of 200 to 400 angstroms. The ILD layer 130 usually includes silicon oxide.
(8) This invention may also be applied to an IC structure includes a logic transistor and another kind of NVM cell, such as an NVM cell having a charge trapping layer or an NVM cell having a stack of a floating gate and a control gate, as illustrated in
(9) Referring to
(10) The charge storage structure 202 may alternatively have therein a floating gate that is separated from the control gate 206 and the substrate by insulating layers. The logic transistor 22 includes a gate dielectric layer 204 that is usually formed after the charge storage structure 202 that includes a charge trapping layer, a gate 208 on the gate dielectric layer 204, and so on.
(11) A salicide layer 210 may be formed on parts of the NVM cell 20 and the logic transistor 22, including the control gate 206 of the NVM cell 20 and the gate 208 of the logic transistor 22.
(12) Referring to
(13) In the above embodiments of this invention, since the first SiN layer in the CESL is formed on the logic transistor, sufficient stress can be applied to the latter to well improve the performance there. Meanwhile, since the first SiN layer is not formed on the SPNVM cell or the NVM cell having a charge trapping layer or having a stack of a floating gate and a control gate while the silicon oxide having less stress is formed on the same, the data retention capability of the NVM cell is not adversely affected.
(14) This invention has been disclosed above in the preferred embodiments, but is not limited to those. It is known to persons skilled in the art that some modifications and innovations may be made without departing from the spirit and scope of this invention. Hence, the scope of this invention should be defined by the following claims.