Integrated circuit-to-waveguide slot array coupler
11515646 · 2022-11-29
Assignee
Inventors
Cpc classification
H04B3/52
ELECTRICITY
International classification
H04B3/52
ELECTRICITY
Abstract
A coupler comprising a silicon substrate with one or more double slot radiators configured to transmit or receive an RF signal, a slot balun circuit configured to isolate the RF signal, and a grounded coplanar waveguide configured to propagate the RF signal in a horizontal direction. The coupler can be included on an integrated chip with a second coupler and the chip can be positioned over two waveguides such that each coupler is positioned within the center of each waveguide aperture.
Claims
1. A slot array coupler comprising: a semiconductor substrate having first and second opposing surfaces; first and second pairs of double slot radiators disposed on a first one of the first and second opposing surfaces of the semiconductor substrate, the double slot radiators responsive to a radio frequency (RF) signal, a first divider/combiner circuit having a first port coupled to a first one of the first pair of double slot radiators, a second port coupled to a second one of the first pair of double slot radiators and a third port; a second divider/combiner circuit having a first port coupled to a first one of the second pair of double slot radiators, a second port coupled to a second one of the second pair of double slot radiators and a third port; a slot balun circuit having a first port coupled to the third port of the first divider/combiner circuit and a second port coupled to the third port of the second divider/combiner circuit; and a grounded coplanar waveguide (GCPW) transmission line having a first end corresponding to an input/output port of the slot array coupled and having a second end coupled to the slot balun circuit and configured to receive signals from or provide signals to the slot balun circuit.
2. The slot array coupler of claim 1 wherein the first and second pairs of double-slot radiators are disposed on opposite sides of the substrate.
3. The slot array coupler of claim 1 wherein the first and second pairs of double-slot radiators are configured to send/recieve RF signals to/from a rectangular waveguide.
4. The slot array coupler of claim 1 wherein the double slot radiators receive the RF signal via a backside of the substrate.
5. The slot array coupler of claim 4 wherein the coplanar waveguide propagates the RF signal in a horizontal direction towards the double slot radiators.
6. The slot array coupler of claim 1 wherein the grounded coplanar waveguide is configured to receive an RF signal from a transmitter circuit.
7. The slot array coupler of claim 6 wherein the coplanar waveguide receives the RF signal over a hard-wired connection installed between the coplanar waveguide and the transmitter circuit.
8. The slot array coupler of claim 7 wherein the coplanar waveguide propagates the RF signal across a channel formed within the slot balun circuit to the double slot radiators.
9. A system for propagating a radio frequency (RF) signal comprising: a first coupler in communication with a first waveguide, wherein the first coupler is configured to receive, via one or more double slot radiators installed on the first coupler, an RF signal propagating through the first waveguide, wherein the first coupler is configured to propagate the RF signal from the double slot radiators to a grounded coplanar waveguide installed on the first coupler, wherein the grounded coplanar waveguide is hard-wired to a receiver; the receiver electrically connected to the first coupler, the receiver configured to receive the RF signal from the first coupler; a transmitter electrically connected to the receiver and configured to transmit the RF signal to a second coupler electrically connected to the transmitter; and the second coupler in communication with a second waveguide, the second coupler configured to receive the RF signal and transmit the RF signal through the second waveguide.
10. The system of claim 9 wherein the transmitter is electrically coupled to the second coupler via a hard-wired connection between the transmitter and a grounded coplanar waveguide on the second coupler.
11. The system of claim 10 wherein the grounded coplanar waveguide is configured to propagate the RF signal received from the transmitter to one or more double slot radiators on the second coupler.
12. The system of claim 11 wherein the double slot radiators are configured to transmit the RF signal through the second waveguide.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
(1) The foregoing and other objects, features and advantages of the concepts described herein will be apparent from the following more particular description of the embodiments and the appended claims, as illustrated in the accompanying drawings in which like reference characters refer to the same parts throughout the detailed description. It should be noted that the drawings are not necessarily to scale, or inclusive of all elements of a system, emphasis instead generally being placed upon illustrating the concepts, structures, and techniques sought to be protected herein. Reference characters introduced in a figure may be repeated in one or more subsequent figures without additional description in the detailed description in order to provide context for other features of the described embodiments.
(2)
(3)
(4)
(5)
(6)
(7)
(8)
(9)
(10)
(11)
(12)
(13)
(14)
(15)
DETAILED DESCRIPTION
(16) Described herein is a slot array coupler circuit (“slot array coupler” or “SAC”) for coupling radio frequency (RF) signals between an integrated circuit (also sometimes referred to herein as an “IC” or a “chip”) and a waveguide. Reference is sometimes made herein to embodiments in which the IC is provided as a complementary metal-oxide semiconductor (CMOS) IC having a silicon substrate (i.e. a silicon CMOS chip) and the waveguide is provided as a rectangular waveguide and which are part of a molecular clock. Such references are made only for purposes of promoting clarity and understanding in the text and are not intended as limiting and should not be construed as such.
(17) Various embodiments of the concepts, systems, circuits, devices and techniques are described herein with reference to the related drawings. Alternative embodiments can be devised without departing from the scope of the described concepts and illustrative systems, circuits, devices and techniques. It is noted that various connections and positional relationships (e.g., over, below, adjacent, etc.) are set forth between elements in the following description and in the drawings. These connections and/or positional relationships, unless specified otherwise, can be direct or indirect, and the concepts and illustrative systems, circuits, devices and techniques are not intended to be limiting in this respect. Accordingly, a coupling of entities can refer to either a direct or an indirect coupling, and a positional relationship between entities can be a direct or indirect positional relationship. As an example of an indirect positional relationship, references in the present description to element or structure “A” over element or structure “B” include situations in which one or more intermediate elements or structures (e.g., element “C”) is between element “A” and element “B” regardless of whether the characteristics and functionalities of element “A” and element “B” are substantially changed by the intermediate element(s).
(18) The following definitions and abbreviations are to be used for the interpretation of the claims and the specification.
(19) As used herein, the terms “comprises,” “comprising,” “includes,” “including,” “has,” “having,” “contains” or “containing,” or any other variation thereof, are intended to cover a non-exclusive inclusion. For example, a method, article, or apparatus that comprises a list of elements is not necessarily limited to only those elements but can include other elements not expressly listed or inherent to such method, article, or apparatus.
(20) The terms “one or more” and “one or more” are understood to include any integer number greater than or equal to one, i.e. one, two, three, four, etc. The terms “a plurality” are understood to include any integer number greater than or equal to two, i.e. two, three, four, five, etc. The term “connection” can include an indirect “connection” and a direct “connection”.
(21) References in the specification to “one embodiment,” “an embodiment,” “an example embodiment,” or variants of such phrases indicate that the embodiment described can include a particular feature, structure, or characteristic, but every embodiment can include the particular feature, structure, or characteristic. Moreover, such phrases are not necessarily referring to the same embodiment. Further, when a particular feature, structure, or characteristic is described in connection knowledge of one skilled in the art to affect such feature, structure, or characteristic in connection with other embodiments whether or not explicitly described.
(22) Furthermore, it should be appreciated that relative, directional or reference terms (e.g. such as “above,” “below,” “left,” “right,” “top,” “bottom,” “vertical,” “horizontal,” “front,” “back,” “rearward,” “forward,” etc.) and derivatives thereof are used only to promote clarity in the description of the figures. Such terms are not intended as, and should not be construed as, limiting. Such terms may simply be used to facilitate discussion of the drawings and may be used, where applicable, to promote clarity of description when dealing with relative relationships, particularly with respect to the illustrated embodiments. Such terms are not, however, intended to imply absolute relationships, positions, and/or orientations. For example, with respect to an object or structure, an “upper” surface can become a “lower” surface simply by turning the object over. Nevertheless, it is still the same surface and the object remains the same. Also, as used herein, “and/or” means “and” or “or”, as well as “and” and “or.” Moreover, all patent and non-patent literature cited herein is hereby incorporated by references in their entirety.
(23) The terms “disposed over,” “overlying,” “atop,” “on top,” “positioned on” or “positioned atop” mean that a first element, such as a first structure, is present on a second element, such as a second structure, where intervening elements or structures (such as an interface structure) may or may not be present between the first element and the second element. The term “direct contact” means that a first element, such as a first structure, and a second element, such as a second structure, are connected without any intermediary elements or structures between the interface of the two elements.
(24) Molecular clocks that are referenced to sub-THz rotational transitions of a gaseous molecule, such as carbonyl sulfide (OCS) gas, are a highly stable alternative to known chip-scale atomic clocks. As disclosed herein, molecular clocks can use an IC, such as a CMOS chip, coupled to a waveguide gas cell via one or more SACs. This architecture is one that can be miniaturized and manufactured at a cost less than the cost of manufacturing known chip-scale atomic clocks.
(25) In some instances, known chip-scale molecular clocks (CSMC) can exhibit long-term stability (e.g., 3.8×10.sup.−10@τ=10.sup.3 s), but be limited by non-idealities of the carbonyl sulfide gas transition curve which is susceptible to environmental disturbance.
(26) The molecular clocks described herein (e.g., a 70 mW CSMC chip) can be designed to enable high-order, dispersion-curve locking that can enhance the long-term stability of the molecular clocks described herein by a multiple of nine (9) or more. Thus, the molecular clocks described herein can also possess enhanced temperature stability in relation to oven-controlled crystal/MEMS oscillators (OCXO/OCMO) and enhanced magnetic sensitivity in relation to chip-scale atomic clocks (CSAC).
(27) Illustrated in
(28) Circuitry of molecular clock 10 can be disposed or otherwise provided or fabricated on a surface 31a of CMOS chip 31. In some embodiments, CMOS chip 31 may be provided as a silicon chip and, in some instances, can include an un-thinned silicon substrate. CMOS chip 31 can have a thickness of approximately 305 μm and can be manufactured, for example, using a 65 nm bulk CMOS process that uses a DC power consumption of about 70 mW. In other embodiments, CMOS chip 31 can include a silicon substrate having a thickness of about 12 mil.
(29) As will be discussed in detail below, CMOS chip 31 can include one or more antenna arrays configured to radiate RF signals using back-chip radiation to couple RF signals between the chip 31 and respective ones of waveguides 24, 34. In this configuration, the one or more antenna arrays can be configured so as mimic the E-field distribution of the corresponding waveguides 24, 34. That is, the radiators together with the SAC circuitry described herein are configured to form an electric field configuration similar to an electric field configuration which would exist in the aperture of the waveguide for signals propagating in the dominant waveguide mode. Thus, in the embodiment of
(30) In some embodiments, a signal isolation characteristic between transmitter signals (i.e. signals propagating in a transmit signal path) and receiver signals (i.e. signals propagating in a receive signal path) can be better than 60 dB at the center frequency. Since a silicon substrate has a relative dielectric constant typically of about 11.7 (and generally in the range of 8 to 15), the majority of the RF energy coupled between the CMOS chip 31 and waveguides 24, 34 via the respective SACs 20, 30 is confined within the substrate. This can make SACs 20, 30 substantially insensitive to external environmental factors. For example, SACs 20, 30 can be insensitive to environmental factors such that the induced change of transmission coefficient is less than 1 dB.
(31) In the embodiment of
(32) In some instances, the first SAC 20 can be referred to as the RX SAC 20 which identifies it as the coupler used in conjunction with the receiver circuitry. Likewise, the second SAC 30 can be referred to as the TX SAC 20 which identifies it as the coupler used in conjunction with the transmitter circuitry. As previously mentioned, waveguides 24, 34 may be coupled to, or may form a part of, a gas cell containing gaseous molecule. Thus, receive signal 16 may be responsive to transmit signal 18 interacting with the gaseous molecule.
(33) Illustrated in
(34) Molecular clock 10 can include a spectroscopy transmitter 5 comprised of a first phase locked loop (PLL) 14, a second phase locked loop (PLL) 15, a frequency quadrupler 9, and a wavelength modulator 13. In some instances, the first PLL 14 and the second PLL 15 can be cascaded together. In other instances, the one of the PLLs 14, 15 can operate at approximately 3.21 GHz Σ−Δ, while the other PLL 14, 15 can operate at approximately 57.77 GHz integer-N. Molecular clock 10 can also include a spectroscopy receiver 12 having a subthreshold MOSFET square-law detector 12a, a variable gain amplifier (VGA) 12b, and a lock-in detector 12c. In some embodiments, lock-in detector 12c can be provided as a harmonic-rejection lock-in detector (HRLKD).
(35) Transmitter 5 can be referenced to an on-chip voltage-controlled crystal oscillator (VCXO) 11 with an off-chip quartz crystal (XTAL). In some instances, VCXO 11 can operate at approximately 60 MHz. In other instances, VCXO 11 can operate at a frequency, f.sub.XO, within a range of 10 kHz to approximately 80 MHz.
(36) Transmitter 5 can generate a wavelength modulated transmit signal (or “probing signal”) 18 having a probing frequency f.sub.p(t) 33 selected to approximately match the frequency, f.sub.0, of a rotational spectral line of OCS or another gas molecule contained within gas cell 21. Transmit signal 18 can be propagated through waveguide 34 to probe the transition line of gaseous molecules within gas cell 21. In some embodiments, where the gaseous molecules comprise OCS, f.sub.0 can be approximately 231.06 GHz. In some embodiments, f.sub.0 can be in a range of 200-260 GHz. In some embodiments, transmit signal 18 can have an average frequency of f.sub.p0 which can be wavelength modulated by modulator 13. In some embodiments, transmitter 5 can wavelength modulate the transmit signal 18 using a modulation frequency, f.sub.m, of approximately one hundred kHz or any frequency less than one MHz.
(37) In some embodiments, while sweeping the transition line of the gaseous molecules at probing frequency, f.sub.p(t) 33, gas absorption can introduce an envelope fluctuation V.sub.env(t) 23 with period of one over the modulation frequency (1/f.sub.m). The N.sup.th order odd harmonics can be denoted as V.sub.LK,N where “N” stands for the order of the harmonic and “LK” for lock-in, meaning that molecular clock 10 has locked into that particular harmonic.
(38) For a symmetric gaseous molecule line profile, the following can be true about a N.sup.th order odd harmonic: V.sub.LK,N=0 at f.sub.p0=f.sub.0. As illustrated in
(39) The f.sub.XO drift and V.sub.Offset demonstrated by first-order dispersion curve 25 (
(40) Turning to
(41) Also shown in
(42) In some instances, an ultra-small frequency deviation (e.g., Δf≈2 MHz or 9×10.sup.−6 of 231.06 GHz) may be required for optimal line probing, additionally resistive source degeneration may be adopted to reduce the VCO 42 sensitivity. The wavelength modulator 13 can include a three-bit attenuator and a ten-bit phase shifter that may be used for fine tuning. The loop bandwidth (˜10 kHz) of the 57.77 GHz VCO 42 can be designed to be much smaller than f.sub.m=100 kHz to prevent disturbing wavelength modulator 13 of transmitter 5.
(43) Turning back to
(44) During operation of molecular clock 10, the peak output power of one of the PLLs 14, 15 (e.g., the PM231 GHz PLL) can be measured by a power meter (e.g., a PM5 power meter). This peak output power can be approximately −9.4 dBm (−4.2 dBm excluding the SAC loss) approaching the gas cell saturation threshold. In some instances, noise within the transmitter 5 or one of the PLLs 14, 15 of transmitter 5 can lead to PM-to-AM noise conversion in molecular clock 10 and thereby lowering the stability of the clock 10. For example, at 231.06 GHz, the measured phase noise of the unmodulated transmitter 5 (including the on-chip VCXO 11) output may be approximately 60.7 dBc/Hz@100 kHz offset and −81.5 dBc/Hz@1 MHz offset, respectively. By way of a further example, the measured noise equivalent power (NEP) of the receiver 12 may be 62.8 pW/Hz.sup.0.5 (19.0 pW/Hz.sup.0.5 excluding the SAC loss) at 100 kHz baseband frequency. In these examples, when probing the gaseous molecule transition, the measured third-order dispersion curve 27 (
(45)
(46)
(47) The illustrative IC 100 may be used, for example, within molecular clock 10 of
(48) Illustrated in
(49) The SAC 50 illustrated in
(50) In the example embodiment of
(51) The placement of SAC 50 is demonstrated in
(52) The dimensions of SAC 50 can be chosen so that the SAC 50 fits on a CMOS chip 56 sized for a particular application (e.g., for use within a molecular clock). In some embodiments, a CMOS chip on which SAC 50 is disposed can have a dimension of 4000 um by 1250 um. In some instances, the double slot radiator pairs 52a, 52b can be separated by a double slot radiator width 80 selected to maximize an amount of RF signal radiated and received.
(53) A first divider/combiner circuit 43a has a first port coupled to a first one 52a of the first pair of double slot radiators, a second port coupled to a second one 52a of the first pair of double slot radiators and a third port. A second divider/combiner circuit 43b has a first port coupled to a first one 54b of the second pair of double slot radiators, a second port coupled to a second one 54b of the second pair of double slot radiators and a third port. The third port of both the first and second divider/combiner circuits is coupled to a slot balun circuit comprising slot baluns 54a, 54b. Thus, RF signals are coupled between the first and second pairs of double-slot radiators 52a, 52b and GCPW port 60 via divider/combiner circuits 43a, 43b and the slot balun circuit.
(54) The slot balun circuit further includes a connecting channel 58 disposed between opposite trenched areas (or channels) of the slot baluns 54a, 54b so as to help generate a differential feed for the slot array from the single-ended GCPW port 60. In some embodiments, by appropriately selecting the array configuration of the radiators 52a, 52b together with the configuration of the slot baluns 54a, 54b and the GCPW 60, no wafer thinning of the CMOS chip is required.
(55) In some embodiments, SAC 50 can include a first pair of double slot radiators 52a, 52a (that together form a first radiating element array) and a second pair of double slot radiators 52b, 52b (that together form a second radiating element array). In some instances, these radiators can include a first pair of radiators 52a on one side of the SAC 50 and a second pair of radiators 52b on a second side of the SAC 50. As illustrated in
(56) Furthermore, it should be appreciated that in this illustrative embodiment, since RF signals are being coupled between the SAC 50 and a rectangular waveguide, the first and second pairs of radiators 52a, 52b are illustrated as being provided as double-slot radiators which are disposed or otherwise positioned opposite one another (i.e. the first and second pairs of double-slot radiators are disposed on the same surface of the substrate, but on opposite sides of the substrate as shown in
(57) It should also be appreciated that SAC 50 is bidirectional and thus can function to receive or transmit an RF signal. For example, the radiators 52a, 52b can function to receive an RF signal from a waveguide or transmit an RF signal through a waveguide.
(58) GCPW 60 can be configured to receive RF signals from circuitry disposed or otherwise provided on the CMOS chip, e.g. via a signal path such as hard-wired connection such as a coaxial cable or other type of transmission line. The GCPW 60 can be grounded to a metal structure (or “ground plane”) 57 on the backside of the CMOS chip 56. Input to the GCPW 60 can be coupled (e.g. hard-wired) to either the receiver or transmitter circuitry installed on the CMOS chip and described herein.
(59) For example, SAC 50 may receive an RF signal at GCPW port 60 and couple the RF signal through the slot balun circuit 54a, 54b, 58 to respective ones of combiner/divider circuits 43a, 43b, and subsequently to the first and second pairs of double slot radiators 52a, 52b which then radiate the RF signal into a waveguide (or into any wavelength limited channel which may be formed by a waveguide, for example). Alternatively, SAC 50 may receive an RF signal from a waveguide (e.g. via the first and second pairs of double slot radiators) and couple the RF signal through respective ones of combiner/divider circuits 43a, 43b, to the slot balun circuit 54a, 54b, 58, and subsequently to GCPW port 60.
(60) Slot baluns 54a, 54b may be provided as nearly identical trenched geometries situated opposite one another. Slot baluns 54a, 54b can be trenched into the surface of the substrate (i.e., the CMOS chip). Thus, slot baluns 54a, 54b have a floor and sides comprised largely of substrate. The geometry of the slot balun circuit, comprising slot baluns 54a, 54b and connecting channel 58, is such that it serves to isolate signals traveling from GCPW 60 to radiators 52a, 52b and vice versa. The slot balun circuit be used to direct the RF signal and further isolate it from the vertical signals radiating to and from the double slot radiators 52a, 52b. It should be appreciated that the geometry and dimensions of the slot balun circuitry can be selected to reduce the amount of RF signal lost during receipt or transmission. Additionally, the geometry and dimensions can be selected to optimize efficiency.
(61)
(62) With reference to
(63)
(64) It should be noted that substrate mode rejection affects isolation of the transmitter and the receiver, and thus is a necessary characteristic to reduce cross-talk between the transmitter and the receiver which can degrade system performance. Isolation can be achieved by confining the field distribution of the SAC in the vertical direction of CMOS chip. By doing this, the variation of the longitude dimension of the CMOS chip does not affect the transmissivity characteristics of the slot-array coupler because the electromagnetic field is confined in the vertical direction.
(65) In some instances, the antenna array of the SAC mimics or substantially matches the E-field distribution of the waveguide. This mimicking results in a strong coupling between the SAC and the waveguide and a wide bandwidth. The insertion loss is therefore reduced (and ideally minimized). In some embodiments, the insertion loss is about 5.3 dB, the bulk of which is loss due to the propagation of the signal through the CMOS chip or substrate.
(66) Having described exemplary embodiments, it will now become apparent to one of ordinary skill in the art that other embodiments incorporating their concepts may also be used. The embodiments contained herein should not be limited to disclosed embodiments but rather should be limited only by the spirit and scope of the appended claims. All publications and references cited herein are expressly incorporated herein by reference in their entirety.
(67) Elements of different embodiments described herein may be combined to form other embodiments not specifically set forth above. Various elements, which are described in the context of a single embodiment, may also be provided separately or in any suitable sub-combination. Other embodiments not specifically described herein are also within the scope of the following claims.